Low Energy and Write-Efficient Spin-Orbit Torque-Based Triple-Level Cell MRAM

被引:2
|
作者
Dhull, Seema [1 ]
Nisar, Arshid [1 ]
Nehra, Vikas [1 ,2 ]
Prajapati, Sanjay [1 ,3 ]
Kumar, T. Nandha [4 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee 247667, India
[2] Deenbandhu Chhotu Ram Univ Sci & Technol, Dept Elect & Commun Engn, Murthal 131039, Haryana, India
[3] Lalbhai Dalpatbhai Coll Engn, Dept Elect & Commun Engn, Ahmadabad 380015, Gujarat, India
[4] Univ Nottingham Malaysia, Dept Elect & Elect Engn, Semenyih 43500, Malaysia
关键词
Magnetic tunneling; Resistance; Torque; Switches; Writing; Random access memory; Nonvolatile memory; Multi-level cell (MLC); spin-orbit torque (SOT); Index Terms; spin-transfer torque (STT); spintronics;
D O I
10.1109/TMAG.2023.3270232
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-level cell (MLC) is an attractive method to increase the memory storage density and reduce the cost per bit. Write disturb rate (WDR) and large writing step counts are the main challenge to implement MLCs. In this article, a three-bit spin-orbit torque magnetic random-access memory (SOT-MRAM)-based MLC structure termed as triple level cell (TLC) is proposed. The majority of the bits in TLC require two steps of writing for storage, and the cell exhibits WDR less than 10(-8). The performance evaluation of the proposed structure is done on the SPICE framework utilizing a Verilog-A model for the structure. The proposed TLC device is 96% and 92% more energy efficient than spin transfer torque (STT)-based TLC and STT-/SOT-based TLC structures, respectively. The worst case write latency of the proposed TLC is 2 ns that shows 88% improvement compared to the recently published STT-/SOT-based TLC-MRAM. The variability analysis performed using Monte Carlo simulations shows sufficient margins between various writing currents employed for switching the stacked magnetic tunnel junctions (MTJs) that signify the reliable switching of the different bits in the TLC.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Pulse-Width and Temperature Effect on the Switching Behavior of an Etch-Stop-on-MgO-Barrier Spin-Orbit Torque MRAM Cell
    Rahaman, Sk Ziaur
    Wang, I-Jung
    Chen, Tian-Yue
    Pai, Chi-Feng
    Wang, Ding-Yeong
    Wei, Jeng-Hua
    Lee, Hsin-Han
    Hsin, Yu-Chen
    Chang, Yao-Jen
    Yang, Shan-Yi
    Kuo, Yi-Ching
    Su, Yi-Hui
    Chen, Yu-Sheng
    Huang, Keh-Ching
    Wu, Chih-, I
    Deng, Duan-Li
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (09) : 1306 - 1309
  • [32] Spin-Orbit Torque and Spin Hall Effect-Based Cellular Level Therapeutic Spintronic Neuromodulator: A Simulation Study
    Wu, Kai
    Su, Diqing
    Saha, Renata
    Wang, Jian-Ping
    JOURNAL OF PHYSICAL CHEMISTRY C, 2019, 123 (40): : 24963 - 24972
  • [33] Ultra-energy-efficient CMOS/magnetic non-volatile flip-flop based on spin-orbit torque device
    Jabeur, K.
    Di Pendina, G.
    Prenat, G.
    ELECTRONICS LETTERS, 2014, 50 (08) : 585 - 586
  • [34] Size-Dependent Switching Properties of Spin-Orbit Torque MRAM with Manufacturing-Friendly 8-Inch Wafer-Level Uniformity
    Rahaman, Sk Ziaur
    Su, Yi-Hui
    Chen, Guan-Long
    Chen, Fang-Ming
    Wei, Jeng-Hua
    Hou, Tuo-Hung
    Sheu, Shyh-Shyuan
    Wu, Chih-I
    Deng, Duan-Lee
    Wang, I-Jung
    Wang, Ding-Yeong
    Pai, Chi-Feng
    Hsin, Yu-Chen
    Yang, Shan-Yi
    Lee, Hsin-Han
    Chang, Yao-Jen
    Kuo, Yi-Ching
    IEEE Journal of the Electron Devices Society, 2020, 8 : 163 - 169
  • [35] Size-Dependent Switching Properties of Spin-Orbit Torque MRAM With Manufacturing-Friendly 8-Inch Wafer-Level Uniformity
    Rahaman, Sk Ziaur
    Wang, I-Jung
    Wang, Ding-Yeong
    Pai, Chi-Feng
    Hsin, Yu-Chen
    Yang, Shan-Yi
    Lee, Hsin-Han
    Chang, Yao-Jen
    Kuo, Yi-Ching
    Su, Yi-Hui
    Chen, Guan-Long
    Chen, Fang-Ming
    Wei, Jeng-Hua
    Hou, Tuo-Hung
    Sheu, Shyh-Shyuan
    Wu, Chih-I
    Deng, Duan-Lee
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 163 - 169
  • [36] Non-volatile reconfigurable spin logic functions in a two-channel Hall bar by spin-orbit torque-based magnetic domains and directional read current
    Shin, JeongHun
    Seo, Jeongwoo
    Song, Saegyoung
    Kim, WooJong
    Hyeon, Da Seul
    Hong, JinPyo
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [37] Energy-Efficient All-Spin BNN Using Voltage-Controlled Spin-Orbit Torque Device for Digit Recognition
    Shreya, Sonal
    Verma, Gaurav
    Piramanayagam, S. N.
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (01) : 385 - 392
  • [38] Energy-Efficient MRAM Access Scheme Using Hybrid Circuits Based on Spin-Torque Sensors
    Sharad, Mrigank
    Venkatesan, Rangharajan
    Fong, Xuanyao
    Raghunathan, Anand
    Roy, Kaushik
    2013 IEEE SENSORS, 2013, : 234 - 237
  • [39] High-Performance Computing-in-Memory Architecture Using STT-/SOT-Based Series Triple-Level Cell MRAM
    Nehra, Vikas
    Prajapati, Sanjay
    Kumar, T. Nandha
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON MAGNETICS, 2021, 57 (08)
  • [40] Energy- and Area-Efficient Spin-Orbit Torque Nonvolatile Flip-Flop for Power Gating Architecture
    Ali, Karim
    Li, Fei
    Lua, Sunny Y. H.
    Heng, Chun-Huat
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (04) : 630 - 638