Enhanced design and hardware implementation of a chaos-based block cipher for image protection

被引:1
|
作者
Madani, Mahdi [1 ]
El Assad, Safwan [1 ]
Dridi, Fethi [2 ]
Lozi, Rene [3 ]
机构
[1] Univ Nantes Polytech Nantes, IETR UMR CNRS 6164, Rue Christian Pauc, F-44300 Nantes, France
[2] Univ Monastir, Fac Sci Monastir, Elect & Microelect Lab EmE, Monastir, Tunisia
[3] Univ Cote Azur, JA Dieudonne UMR 7351 Lab, CNRS, Nice, France
关键词
Chaos-based cryptosystem; FPGA implementation; hardware performance; cryptographic analysis; ALGORITHM; COMMUNICATION; CRYPTANALYSIS; HYPERCHAOS; TESTS;
D O I
10.1080/10236198.2022.2069496
中图分类号
O29 [应用数学];
学科分类号
070104 ;
摘要
Nowadays chaos-based cryptography systems are widely used to protect sensitive data. A variety of chaos-based cryptosystems with software implementation has been published in the literature. However, due to the rapid growth of connected devices, the development of hardware secure and low-resource cryptographic systems is necessary. In this paper, we enhance the design of one of our software cryptosystems and then we address its FPGA-based implementation. The improvement in the design consists essentially to introduce an Initial Vector (IV) entry to the Chaotic Pseudo Random Number Generator (CPRNG) thus allowing to generate a new dynamic keys for the confusion layer (using a modified 2-D cat map) and diffusion layer (using a logistic map) with each new execution of the system. The CPRNG is formed by XORred a discrete Skew Tent Map (STM) with a discrete Piecewise Linear Chaotic Map (PWLCM). The proposed cryptosystem, which operates in Cipher Block Chaining (CBC) mode, is controlled by a Finite State Machine (FSM) to ensure that both the encryption and decryption are performed by the same reconfigurable architecture. The system is implemented on a Xilinx XC7Z020 ZYNQ FPGA platform. The results obtained in terms of hardware implementation costs (logic resources, throughput, and efficiency) and in terms of security against cryptographic attacks demonstrate the effectiveness of the proposed chaos-based cryptosystem.
引用
收藏
页码:1408 / 1428
页数:21
相关论文
共 50 条
  • [41] Hardware Trojans detection in chaos-based cryptography
    Melosik, M.
    Sniatala, P.
    Marszalek, W.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2017, 65 (05) : 725 - 732
  • [42] Efficient hardware implementation of SIMECK lightweight block cipher
    Kumari S.
    Mishra Z.
    Acharya B.
    International Journal of High Performance Systems Architecture, 2023, 11 (03) : 129 - 136
  • [43] An Efficient Hardware Implementation of FeW Lightweight Block Cipher
    Nemati, Ali
    Feizi, Soheil
    Ahmadi, Arash
    Haghiri, Saeed
    Ahmadi, Majid
    Alirezaee, Shahpour
    2015 INTERNATIONAL SYMPOSIUM ON ARTIFICIAL INTELLIGENCE AND SIGNAL PROCESSING (AISP), 2015, : 273 - 278
  • [44] Hardware lightweight design of PRESENT block cipher
    Sravya, G.
    Kumar, Manchalla O. V. P.
    Sheeba, G. Merlin
    Jamal, K.
    Mannem, Kiran
    MATERIALS TODAY-PROCEEDINGS, 2020, 33 : 4880 - 4886
  • [45] A Very Compact Hardware Implementation of the KASUMI Block Cipher
    Yamamoto, Dai
    Itoh, Kouichi
    Yajima, Jun
    INFORMATION SECURITY THEORY AND PRACTICES: SECURITY AND PRIVACY OF PERVASIVE SYSTEMS AND SMART DEVICES, 2010, 6033 : 293 - 307
  • [46] Hardware design and analysis of block cipher components
    Xiao, L
    Heys, HM
    INFORMATION SECURITY AND CRYPTOLOGY - ICISC 2002, 2002, 2587 : 164 - 181
  • [47] Lossless chaos-based crypto-compression scheme for image protection
    Masmoudi, Atef
    Puech, William
    IET IMAGE PROCESSING, 2014, 8 (12) : 671 - 686
  • [48] Chaos-based Block Ciphers: An Overview
    El Assad, S.
    Farajallah, M.
    Vladeanu, C.
    2014 10TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS (COMM), 2014,
  • [49] Design and Implementation of A Chaotic Cipher Block Chaining Mode for Image Encryption
    Ta Thi Kim Hue
    Thang Manh Hoang
    Al Assad, Safwan
    2013 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2013, : 185 - 190
  • [50] The design and implementation of a block cipher ASIC
    Jiang, AP
    Sheng, SM
    Fu, YL
    Liu, Y
    Ji, LJ
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 344 - 347