Electrically Doped PNPN Tunnel Field-Effect Transistor Using Dual-Material Polarity Gate with Improved DC and Analog/RF Performance

被引:3
|
作者
Shan, Chan [1 ]
Liu, Ying [2 ,3 ]
Wang, Yuan [3 ]
Cai, Rongsheng [4 ]
Su, Lehui [5 ]
机构
[1] Jimei Univ, Coll Ocean Informat Engn, Xiamen 361021, Peoples R China
[2] Univ Navarra, Dept Econ & Business, Pamplona 31006, Spain
[3] Xiamen Inst Software Technol, Dept Software Technol, Xiamen 361021, Peoples R China
[4] City Univ Macau, Fac Data Sci, Taipa 999078, Peoples R China
[5] Quanzhou Univ Informat Engn, Coll Software, Quanzhou 362000, Peoples R China
关键词
tunnel FETs (TFETs); electrically doped; dual-material gate (DMG); band-to-band tunneling (BTBT); analog/RF performance; N-I-N; DESIGN;
D O I
10.3390/mi14122149
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
A new structure for PNPN tunnel field-effect transistors (TFETs) has been designed and simulated in this work. The proposed structure incorporates the polarity bias concept and the gate work function engineering to improve the DC and analog/RF figures of merit. The proposed device consists of a control gate (CG) and a polarity gate (PG), where the PG uses a dual-material gate (DMG) structure and is biased at -0.7 V to induce a P+ region in the source. The PNPN structure introduces a local minimum on the conduction band edge curve at the tunneling junction, which dramatically reduces the tunneling width. Furthermore, we show that incorporating the DMG architecture further enhances the drive current and improves the subthreshold slope (SS) characteristics by introducing an additional electric field peak. The numerical simulation reveals that the electrically doped PNPN TFET using DMG improves the DC and analog/RF performances in comparison to a conventional single-material gate (SMG) device.
引用
收藏
页数:10
相关论文
共 50 条
  • [22] Dual-material dual-oxide double-gate TFET for improvement in DC characteristics, analog/RF and linearity performance
    Kumar, Satyendra
    Singh, Km. Sucheta
    Nigam, Kaushal
    Tikkiwal, Vinay Anand
    Chandan, Bandi Venkata
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2019, 125 (05):
  • [23] Dual-material dual-oxide double-gate TFET for improvement in DC characteristics, analog/RF and linearity performance
    Satyendra Kumar
    Km. Sucheta Singh
    Kaushal Nigam
    Vinay Anand Tikkiwal
    Bandi Venkata Chandan
    Applied Physics A, 2019, 125
  • [24] DC characteristics and analog/RF performance of novel polarity control GaAs-Ge based tunnel field effect transistor
    Nigam, Kaushal
    Kondekar, Pravin
    Sharma, Dheeraj
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 92 : 224 - 231
  • [25] Dual material gate junctionless tunnel field effect transistor
    Punyasloka Bal
    Bahniman Ghosh
    Partha Mondal
    M. W. Akram
    Ball Mukund Mani Tripathi
    Journal of Computational Electronics, 2014, 13 : 230 - 234
  • [26] Dual material gate junctionless tunnel field effect transistor
    Bal, Punyasloka
    Ghosh, Bahniman
    Mondal, Partha
    Akram, M. W.
    Tripathi, Ball Mukund Mani
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (01) : 230 - 234
  • [27] Dual Workfunction Hetero Gate Dielectric Tunnel Field-Effect Transistor Performance Analysis
    Yadav, Dharmendra Singh
    Sharma, Dheeraj
    Raad, Bhagwan Ram
    Bajaj, Varun
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 26 - 29
  • [28] Optimization of ambipolar current and analog/RF performance for T-shaped tunnel field-effect transistor with gate dielectric spacer
    Han, Ru
    Zhang, Hai-Chao
    Wang, Dang-Hui
    Li, Cui
    CHINESE PHYSICS B, 2019, 28 (01)
  • [29] Optimization of ambipolar current and analog/RF performance for T-shaped tunnel field-effect transistor with gate dielectric spacer
    韩茹
    张海潮
    王党辉
    李翠
    Chinese Physics B, 2019, 28 (01) : 656 - 662
  • [30] Ambipolarity Suppressed Dual-Material Double-Source T-Shaped Tunnel Field-Effect Transistor
    Kumar, Satyendra
    Singh, Km Sucheta
    Nigam, Kaushal
    Chaturvedi, Saurabh
    SILICON, 2021, 13 (07) : 2065 - 2070