Low Area and Low Power Threshold Implementation Design Technique for AES S-Box

被引:0
|
作者
Song, Junhyun [1 ]
Lee, Kyeongho [1 ]
Park, Jongsun [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 136701, South Korea
基金
新加坡国家研究基金会;
关键词
Threshold implementation (TI); advanced encryption standard (AES); S-box; propagation delay; glitches; D flip-flops; synchronization;
D O I
10.1109/TCSII.2022.3217150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Threshold implementation (TI) is a promising countermeasure against side-channel attacks (SCA) in the presence of glitches. However, the hardware implementation of TI in S-box needs a large number of D flip-flops to synchronize intermediate signals, which results in a large silicon area and power consumption overhead. In this brief, we present the low area and low power TI design technique for advanced encryption standard (AES) S-box. In the proposed approach, instead of using D flip-flops, low-cost synchronization circuits such as customized tri-state XOR gates, tri-state buffers, and D latches are efficiently adopted with critical path replica (CPR) circuits. As a result, the proposed TI S-box implementation with 28nm CMOS process shows up to 33.7% area and 44.3% power savings. The security of the proposed TI AES S-box against side-channel attacks is also verified with test vector leakage assessment (TVLA) tests.
引用
收藏
页码:1169 / 1173
页数:5
相关论文
共 50 条
  • [21] A Combinational Logic Implementation of S-box of AES
    Shastry, P. V. S.
    Agnihotri, Anuja
    Kachhwaha, Divya
    Singh, Jayasmita
    Sutaone, M. S.
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [22] A Faster Hardware Implementation of the AES S-box
    Ashmawy, Doaa
    Reyhani-Masoleh, Arash
    2021 IEEE 28TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH 2021), 2021, : 123 - 130
  • [23] 3-share threshold implementation of AES S-box without fresh randomness
    Sugawara T.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2019, 2019 (01): : 123 - 145
  • [24] Design of a differential power analysis resistant masked AES S-Box
    Kumar, Kundan
    Mukhopadhyay, Debdeep
    RoyChowdhury, Dipanwita
    PROGRESS IN CRYPTOLOGY - INDOCRYPT 2007, 2007, 4859 : 373 - +
  • [25] A Novel Technique for a Power of Two Based S-Box Implementation
    Abuelyaman, Eltayeb Salih
    UKSIM-AMSS SEVENTH EUROPEAN MODELLING SYMPOSIUM ON COMPUTER MODELLING AND SIMULATION (EMS 2013), 2013, : 53 - 58
  • [26] Process Variation Verification of Low-Power Secure CSSAL AES S-box Circuit
    Monteiro, Cancio
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 21 - 24
  • [27] Design of an improved method of AES S-box
    Liu, Lian-Hao
    Cui, Jie
    Liu, Shang-Li
    Ma, Hong-Bo
    Zhongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Central South University (Science and Technology), 2007, 38 (02): : 339 - 344
  • [28] “S-Box” Implementation of AES Is Not Side Channel Resistant
    Ashokkumar C.
    Bholanath Roy
    M. Bhargav Sri Venkatesh
    Bernard L. Menezes
    Journal of Hardware and Systems Security, 2020, 4 (2) : 86 - 97
  • [29] Hardware Implementation of AES Algorithm with Logic S-box
    Oukili, Soufiane
    Bri, Seddik
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (09)
  • [30] Design of a S-box for SMS4 Based on Threshold Implementation
    Li, Xinchao
    Ma, Shuangpeng
    ADVANCES ON P2P, PARALLEL, GRID, CLOUD AND INTERNET COMPUTING (3PGCIC-2017), 2018, 13 : 206 - 214