Low Area and Low Power Threshold Implementation Design Technique for AES S-Box

被引:0
|
作者
Song, Junhyun [1 ]
Lee, Kyeongho [1 ]
Park, Jongsun [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 136701, South Korea
基金
新加坡国家研究基金会;
关键词
Threshold implementation (TI); advanced encryption standard (AES); S-box; propagation delay; glitches; D flip-flops; synchronization;
D O I
10.1109/TCSII.2022.3217150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Threshold implementation (TI) is a promising countermeasure against side-channel attacks (SCA) in the presence of glitches. However, the hardware implementation of TI in S-box needs a large number of D flip-flops to synchronize intermediate signals, which results in a large silicon area and power consumption overhead. In this brief, we present the low area and low power TI design technique for advanced encryption standard (AES) S-box. In the proposed approach, instead of using D flip-flops, low-cost synchronization circuits such as customized tri-state XOR gates, tri-state buffers, and D latches are efficiently adopted with critical path replica (CPR) circuits. As a result, the proposed TI S-box implementation with 28nm CMOS process shows up to 33.7% area and 44.3% power savings. The security of the proposed TI AES S-box against side-channel attacks is also verified with test vector leakage assessment (TVLA) tests.
引用
收藏
页码:1169 / 1173
页数:5
相关论文
共 50 条
  • [1] NEW ARCHITECTURE OF LOW AREA AES S-BOX/INV S-BOX USING VLSI IMPLEMENTATION
    Ahmad, Nabihah
    JURNAL TEKNOLOGI, 2016, 78 (5-9): : 21 - 25
  • [2] An optimized S-Box circuit architecture for low power AES design
    Morioka, S
    Satoh, A
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2002, 2002, 2523 : 172 - 186
  • [3] High Secured Low Power Multiplexer-LUT Based AES S-Box Implementation
    Pammu, Ali Akbar
    Chong, Kwen-Siong
    Ne, Kyaw Zwa Lwin
    Gwee, Bah-Hwee
    2016 INTERNATIONAL CONFERENCE ON INFORMATION SYSTEMS ENGINEERING (ICISE), 2016, : 3 - 7
  • [4] An asynchronous pipeline architecture for the low-power AES S-box
    曾永红
    HighTechnologyLetters, 2008, 14 (02) : 154 - 159
  • [5] A petite and power saving design for the AES S-Box
    Wamser, Markus Stefan
    Holzbaur, Lukas
    Sigl, Georg
    2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2015, : 661 - 667
  • [6] Low-power and area-efficient design of AES S-Box using enhanced transformation method for security application
    Nandan, V
    Rao, R. Gowri Shankar
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2022, 35 (02)
  • [7] Design, FPGA implementation and statistical analysis of a high-speed and low-area TRNG based on an AES s-box post-processing technique
    Garipcan, Ali Murat
    Erdem, Ebubekir
    ISA TRANSACTIONS, 2021, 117 : 160 - 171
  • [8] Design, FPGA implementation and statistical analysis of a high-speed and low-area TRNG based on an AES s-box post-processing technique
    Garipcan, Ali Murat
    Erdem, Ebubekir
    ISA Transactions, 2021, 117 : 160 - 171
  • [9] Low Power Secure AES S-Box using Adiabatic Logic Circuit
    Monteiro, Cancio
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [10] Implementation of Low-Area S-Box Based on Normal Basis
    Thomson, Keerthi Elsa
    Mangai, N. M. Siva
    Priya, S. Sridevi Sathiya
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,