Logic Circuits Reliability Analysis using Signal Probability and Bayesian Network Concepts

被引:0
|
作者
Jahanirad, Hadi [1 ]
机构
[1] Univ Kurdistan, Dept Elect Engn, Sanandaj, Iran
关键词
Reliability; signal probability; correlation coefficients; fault and errors; circuit graph; Bayesian Network; event-driven simulation; ACCURATE;
D O I
10.2174/2352096515666220929120721
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Background: Reliability analysis of logic circuits has been widely investigated due to increasing fault occurrence in modern integrated circuits. Simulation-based and analytical methods are developed to estimate the reliability of logic circuits. Methods: In this paper, a signal probability-based method is presented to estimate the reliability of logic circuits. In the proposed approach, four signal probabilities (correct 0, correct 1, incorrect 0, and incorrect 1) are derived (for every node of the circuit) using a probabilistic transfer matrix (PTM), and the correlation coefficients (CCs) are deployed to resolve the reconvergent fanouts issues. The CCs are defined in a fanout cone and are propagated through the logic gates to the related reconvergent nodes. The Bayesian network concept is applied to achieve more accuracy in the propagation of CCs through the logic gates. Results: The accuracy and scalability of the proposed method are proved by various simulations on benchmark circuits (ISCAS 85, LGSynth91, and ITC99). The proposed method efficiently solves the reconvergent fanout problem. Moreover, the proposed method outperforms the previous methods regarding accuracy and scalability. Conclusion: Simulation results on ISCAS 85, LGSynth91, and ITC99 benchmark circuits show less than 3% average error compared with the accurate simulation-based fault injection method.
引用
收藏
页码:66 / 77
页数:12
相关论文
共 50 条
  • [21] Pure Magnetic Logic Circuits: A Reliability Analysis
    Jamshidi, Vahid
    Fazeli, Mahdi
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (10)
  • [22] STRUCTURE AS A FACTOR IN RELIABILITY ANALYSIS OF LOGIC CIRCUITS
    DUDNIKOV, NI
    ENGINEERING CYBERNETICS, 1968, (03): : 21 - &
  • [23] A generalized approach to construct node probability table for Bayesian belief network using fuzzy logic
    Chandan Kumar
    Sudhanshu Kumar Jha
    Dilip Kumar Yadav
    Shiv Prakash
    Mukesh Prasad
    The Journal of Supercomputing, 2024, 80 : 75 - 97
  • [24] A generalized approach to construct node probability table for Bayesian belief network using fuzzy logic
    Kumar, Chandan
    Jha, Sudhanshu Kumar
    Yadav, Dilip Kumar
    Prakash, Shiv
    Prasad, Mukesh
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (01): : 75 - 97
  • [25] RELIABILITY AND FAILURE ANALYSIS OF SEMICONDUCTOR INTEGRATED LOGIC CIRCUITS
    SAITO, M
    ANAYAMA, H
    SHIKAMA, S
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1973, 21 (5-6): : 339 - 353
  • [26] Analysis of the reliability of a starter-generator using a dynamic Bayesian network
    Lee, Dooyoul
    Choi, Dongsu
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2020, 195
  • [27] Analysis of the reliability of a starter-generator using a dynamic Bayesian network
    Lee, Dooyoul
    Choi, Dongsu
    Choi, Dongsu (dongsuchoi@mnd.go.kr), 1600, Elsevier Ltd (195):
  • [28] Reliability evaluation of logic circuits using probabilistic gate models
    Han, Jie
    Chen, Hao
    Boykin, Erin
    Fortes, Jose
    MICROELECTRONICS RELIABILITY, 2011, 51 (02) : 468 - 476
  • [29] System reliability assessment of steel moment frames with different failure mechanisms using Bayesian Probability Network
    Banazadeh, Mehdi
    Fereshtehnejad, Seyed-Ehsan
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON STRUCTURAL DYNAMICS, EURODYN 2011, 2011, : 2985 - 2992
  • [30] RELIABILITY AND FAILURE ANALYSIS OF SEMICONDUCTOR INTEGRATED LOGIC CIRCUITS.
    Saito, Mitsuo
    Anayama, Hiroshi
    Shikama, Sukejiro
    1600, (21): : 5 - 6