Logic Circuits Reliability Analysis using Signal Probability and Bayesian Network Concepts

被引:0
|
作者
Jahanirad, Hadi [1 ]
机构
[1] Univ Kurdistan, Dept Elect Engn, Sanandaj, Iran
关键词
Reliability; signal probability; correlation coefficients; fault and errors; circuit graph; Bayesian Network; event-driven simulation; ACCURATE;
D O I
10.2174/2352096515666220929120721
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Background: Reliability analysis of logic circuits has been widely investigated due to increasing fault occurrence in modern integrated circuits. Simulation-based and analytical methods are developed to estimate the reliability of logic circuits. Methods: In this paper, a signal probability-based method is presented to estimate the reliability of logic circuits. In the proposed approach, four signal probabilities (correct 0, correct 1, incorrect 0, and incorrect 1) are derived (for every node of the circuit) using a probabilistic transfer matrix (PTM), and the correlation coefficients (CCs) are deployed to resolve the reconvergent fanouts issues. The CCs are defined in a fanout cone and are propagated through the logic gates to the related reconvergent nodes. The Bayesian network concept is applied to achieve more accuracy in the propagation of CCs through the logic gates. Results: The accuracy and scalability of the proposed method are proved by various simulations on benchmark circuits (ISCAS 85, LGSynth91, and ITC99). The proposed method efficiently solves the reconvergent fanout problem. Moreover, the proposed method outperforms the previous methods regarding accuracy and scalability. Conclusion: Simulation results on ISCAS 85, LGSynth91, and ITC99 benchmark circuits show less than 3% average error compared with the accurate simulation-based fault injection method.
引用
收藏
页码:66 / 77
页数:12
相关论文
共 50 条
  • [1] Signal probability for reliability evaluation of logic circuits
    Franco, Denis Teixeira
    Vasconcelos, Mai Correia
    Naviner, Lirida
    Naviner, Jean-Francois
    MICROELECTRONICS RELIABILITY, 2008, 48 (8-9) : 1586 - 1591
  • [2] RELIABILITY ANALYSIS OF LOGIC CIRCUITS
    DESMARAIS, P
    KRIEGER, M
    IEEE TRANSACTIONS ON RELIABILITY, 1975, R 24 (01) : 46 - 52
  • [3] Reliability Analysis of Logic Circuits
    Choudhury, Mihir R.
    Mohanram, Kartik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (03) : 392 - 405
  • [4] Reliability Analysis of Logic Circuits Using Probabilistic Techniques
    Grandhi, Satish
    Spagnol, Christian
    Popovici, Emanuel
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [5] EVALUATING THE SIGNAL-RELIABILITY OF LOGIC-CIRCUITS
    KOH, KS
    IEEE TRANSACTIONS ON RELIABILITY, 1985, 34 (03) : 233 - 235
  • [6] EVALUATING THE SIGNAL-RELIABILITY OF LOGIC CIRCUITS.
    Koh, Kyung-Shik
    1600, (R-34):
  • [7] RELIABILITY ANALYSIS OF LOGIC-CIRCUITS
    DESMARAIS, P
    KRIEGER, M
    MICROELECTRONICS AND RELIABILITY, 1977, 16 (01): : 29 - 33
  • [8] SEQUENTIAL LOGIC CIRCUITS RELIABILITY ANALYSIS
    Jahanirad, Hadi
    Mohammadi, Karim
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (05)
  • [9] ANALYSIS OF LOGIC CIRCUITS WITH FAULTS USING INPUT SIGNAL PROBABILITIES
    PARKER, KP
    MCCLUSKEY, EJ
    IEEE TRANSACTIONS ON COMPUTERS, 1975, C 24 (05) : 573 - 578
  • [10] Flexible reliability assessment of digital circuits based on signal probability
    Xu, Xingjian
    Ban, Tian
    Li, Yuehua
    JOURNAL OF STATISTICAL COMPUTATION AND SIMULATION, 2018, 88 (13) : 2528 - 2539