Analysis on the impact of interface Trap distributions on SOI DMG FinFETs: Overlap/underlap configurations

被引:2
|
作者
Chaudhary, Rashi [1 ]
Saha, Rajesh [1 ,2 ]
机构
[1] Malaviya Natl Inst Technol, Dept Elect & Commun Engn, Jaipur 302017, Rajasthan, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Silchar 788010, Assam, India
来源
MICRO AND NANOSTRUCTURES | 2024年 / 185卷
关键词
Analog/RF parameter; DMG FinFET; Interface trap charges (ITCs); Overlap; Underlap;
D O I
10.1016/j.micrna.2023.207725
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper investigates the significance of interface trap charges (ITCs) distribution by introducing localized charges (donor/acceptor) at the interface of semiconductor/insulator on dual-material gate (DMG) FinFETs in gate Overlap and Underlap configurations in terms of DC and analog/RF parameters. Different charge density profiles like Uniform and Gaussian distribution of traps are considered at different energy levels for both donor and acceptor ITCs to evaluate the devices reliability. It is observed that the donor traps mainly affects the OFF-state current (IOFF) by insignificantly, while, acceptor traps mainly impacts ON state current significantly. The impact of Acceptor ITCs on various parameters such as transfer characteristics, electron density, con-duction band energy, transconductance (gm), total gate capacitance (Cgg), device efficiency (gm /ID), and cut-off frequency (fT), for DMG FinFETs have been comprehensively analysed at trap concentration N0= 1x1013 and compared with no traps among the three devices. An acceptor trap charges with Gaussian distribution has larger impact on devices performance. It degrades the ON state-current by 36.09 %, 25.72 %, and 41.9 % for conventional, Overlap, and Underlap configurations, respectively. It is evident from the results DMG underlap configuration is more vulnerable to ITCs, attributed to its larger interface charge region due to the increase in effective channel length while, the overlap configuration is more immune towards ITCs as, lesser electrons get trapped. Thus, the overlap configuration is the most reliable among underlap and conventional configurations.
引用
收藏
页数:10
相关论文
共 17 条
  • [1] Impact of self-heating on RF/analog and linearity parameters of DMG FinFETs in underlap and overlap configurations
    Chaudhary, Rashi
    Saha, Rajesh
    MICROELECTRONICS JOURNAL, 2023, 135
  • [2] Physical insights of interface traps and self-heating effect on electrical response of DMG FinFETs in overlap and underlap configurations: analog/RF perspective
    Chaudhary, Rashi
    Saha, Rajesh
    PHYSICA SCRIPTA, 2024, 99 (01)
  • [3] Analysis of thermal stability in underlap and overlap DMG FinFETs including self-heating effects
    Chaudhary, Rashi
    Saha, Rajesh
    Yadav, Menka
    MICROELECTRONICS JOURNAL, 2024, 146
  • [4] Quality factor and digital inverter performance in gate underlap and overlap DMG FinFETs
    Chaudhary, Rashi
    Saha, Rajesh
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2024, 299
  • [5] Direct measurement of top and sidewall interface trap density in SOI FinFETs
    Kapila, G.
    Kaczer, B.
    Nackaerts, A.
    Collaert, N.
    Groeseneken, G. V.
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (03) : 232 - 234
  • [6] Charge Pumping Measurements of Radiation-Induced Interface-Trap Density in Floating-Body SOI FinFETs
    Zhang, E. X.
    Fleetwood, D. M.
    Duan, G. X.
    Zhang, C. X.
    Francis, S. A.
    Schrimpf, R. D.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (06) : 3062 - 3068
  • [7] Analysis of transition region and accumulation layer effect in the subthreshold slope in SOI nMOSFETs and their influences on the interface trap density extraction
    Sonnenberg, V
    Martino, JA
    SOLID-STATE ELECTRONICS, 1999, 43 (12) : 2191 - 2199
  • [8] Analysis on electrical parameters including temperature and interface trap charges in gate overlap Ge source step shape double gate TFET
    Saha, Rajesh
    Goswami, Rupam
    Panda, Deepak Kumar
    MICROELECTRONICS JOURNAL, 2022, 130
  • [9] Sensitivity analysis of the back interface trap-induced R-G current obtained by a lateral SOI forward gated-diode
    He, Jin
    Zhang, Xing
    Huang, Ru
    Huang, Ai-Hua
    Lu, Zhen-Ting
    Wang, Yang-Yuan
    Nguyen, Bich-Yen
    Foisy, Mark
    Zhang, Yao-Hui
    Yu, Shan
    Jia, Lin
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (10): : 1292 - 1297
  • [10] A simulation-based analysis of effect of interface trap charges on dc and analog/HF performances of dielectric pocket SOI-Tunnel FET
    Pandey, Chandan K.
    Singh, A.
    Chaudhury, S.
    MICROELECTRONICS RELIABILITY, 2021, 122