High radiation tolerant SOT-MRAM read peripheral circuit with fast data recovery

被引:1
|
作者
Shukla, Alok Kumar [1 ]
Soni, Sandeep [1 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee, Uttaranchal, India
关键词
magnetic tunnel junction (MTJ); radiation effects; radiation-hardened; single event multi node upsets (SEMNU); LOW-POWER; DESIGN; SRAM;
D O I
10.1088/1402-4896/ad032d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
With downscaling of process technology, single event upsets (SEUs) induced by radiation particles are becoming an important threat to the reliability of memories. Particularly, the charge sharing effect is more significant, causing multiple node upsets due to a single event. Spintronic memory is a viable contender for addressing this challenge, since magnetic tunnel junction (MTJ), the core component of spintronic memory, has been shown to be intrinsically immune to radiation effects. However, hybrid spintronic/CMOS peripheral circuits are still vulnerable to radiation effects. This paper proposes a novel radiation-hardened read circuit with recovery time and radiation tolerance optimized for spin-orbit torque magnetic random access memory (SOT-MRAM). The obtained results show that the proposed circuit can be highly resilient to SEUs independent of its polarity. It can tolerate 8.06X, 10.41X, 9.8X, and 3.49X more critical charge as compared to the 13T, 11T, 11T, and CMOS cross-coupled transistor radiation hardened circuits, respectively with some area overhead. Moreover, the proposed circuit has the least recovery time compared to the previously reported radiation hardened MRAM cell.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] A Low Noise Fault Tolerant Radiation Hardened 2.56 Gbps Clock-Data Recovery Circuit With High Speed Feed Forward Correction in 65 nm CMOS
    Biereigel, Stefan
    Kulis, Szymon
    Leitao, Pedro
    Francisco, Rui
    Moreira, Paulo
    Leroux, Paul
    Prinzie, Jeffrey
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1438 - 1446
  • [42] A Low Noise Fault Tolerant Radiation Hardened 2.56 Gbps Clock-Data Recovery Circuit with High Speed Feed Forward Correction in 65 nm CMOS
    Prinzie, Jeffrey
    Kulis, Szymon
    Leitao, Pedro
    Francisco, Rui
    De Smedt, Valentijn
    Moreira, Paulo
    Leroux, Paul
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 65 - 68
  • [43] High-Performance STT-MRAM-Based Computing-in-Memory Scheme Utilizing Data Read Feature
    Wu, Bi
    Liu, Kai
    Yu, Tianyang
    Zhu, Haonan
    Chen, Ke
    Yan, Chenggang
    Deng, Erya
    Liu, Weiqiang
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 : 817 - 826
  • [44] RADIATION-TOLERANT HIGH-PERFORMANCE CMOS VLSI CIRCUIT-DESIGN
    HATANO, H
    DOI, K
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1985, 32 (06) : 4031 - 4035
  • [45] RADIATION-TOLERANT HIGH-PERFORMANCE CMOS VLSI CIRCUIT DESIGN.
    Hatano, Hiroshi
    Doi, Katsuyuki
    1600, (NS-32):
  • [46] High-performance STT-MRAM-based Logic-in-Memory Scheme Utilizing Data Read Features
    Liu, Kai
    Wu, Bi
    Zhu, Haonan
    Liu, Weiqiang
    PROCEEDINGS OF THE 17TH ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, NANOARCH 2022, 2022,
  • [47] Design and validation of a new high speed clock and data recovery circuit
    Ye, Guojing
    Sun, Man
    Guo, Gan
    Hong, Zhiliang
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (04): : 529 - 534
  • [48] An ASIC Design of a High-Speed Clock and Data Recovery Circuit
    Ng, Chi-Wai
    Yu, Kai-Hung
    Sham, Chiu-Wing
    Tse, C. K. Michael
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 1218 - +
  • [49] A 20 Gb/s fast acquisition clock and data recovery circuit in 0.18 μm CMOS
    Modir, Naeeme
    Sheikhaei, Samad
    Foroozande, Behjat
    Soleiman, Elias
    International Journal of Circuits, Systems and Signal Processing, 2013, 7 (04): : 240 - 247
  • [50] High Speed Clock and Data Recovery Circuit with Novel Jitter Reduction Technique
    Desai, Kunal
    Nagulapalli, Rajasekhar
    Krishna, Vijay
    Palwai, Rajkumar
    Venkatesan, Pravin Kumar
    Khawshe, Vijay
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 300 - 305