High radiation tolerant SOT-MRAM read peripheral circuit with fast data recovery

被引:1
|
作者
Shukla, Alok Kumar [1 ]
Soni, Sandeep [1 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee, Uttaranchal, India
关键词
magnetic tunnel junction (MTJ); radiation effects; radiation-hardened; single event multi node upsets (SEMNU); LOW-POWER; DESIGN; SRAM;
D O I
10.1088/1402-4896/ad032d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
With downscaling of process technology, single event upsets (SEUs) induced by radiation particles are becoming an important threat to the reliability of memories. Particularly, the charge sharing effect is more significant, causing multiple node upsets due to a single event. Spintronic memory is a viable contender for addressing this challenge, since magnetic tunnel junction (MTJ), the core component of spintronic memory, has been shown to be intrinsically immune to radiation effects. However, hybrid spintronic/CMOS peripheral circuits are still vulnerable to radiation effects. This paper proposes a novel radiation-hardened read circuit with recovery time and radiation tolerance optimized for spin-orbit torque magnetic random access memory (SOT-MRAM). The obtained results show that the proposed circuit can be highly resilient to SEUs independent of its polarity. It can tolerate 8.06X, 10.41X, 9.8X, and 3.49X more critical charge as compared to the 13T, 11T, 11T, and CMOS cross-coupled transistor radiation hardened circuits, respectively with some area overhead. Moreover, the proposed circuit has the least recovery time compared to the previously reported radiation hardened MRAM cell.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] MLiM: High-Performance Magnetic Logic in-Memory Scheme With Unipolar Switching SOT-MRAM
    Wu, Bi
    Zhu, Haonan
    Chen, Ke
    Yan, Chenggang
    Liu, Weiqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (06) : 2412 - 2424
  • [22] Area Efficient Multi Level Cell SOT-MRAM with Shared Diode for High Density Memories Applications
    Ahmed, K. A.
    Fei, L.
    Lua, S. Y.
    Heng, C.
    2018 IEEE INTERNATIONAL MAGNETIC CONFERENCE (INTERMAG), 2018,
  • [23] Energy Efficient Computing With High-Density, Field-Free STT-Assisted SOT-MRAM (SAS-MRAM)
    Hwang, William
    Xue, Fen
    Zhang, Fan
    Song, Ming-Yuan
    Lee, Chien-Min
    Turgut, Emrah
    Chen, T. C.
    Bao, Xinyu
    Tsai, Wilman
    Fan, Deliang
    Wang, Shan X.
    IEEE TRANSACTIONS ON MAGNETICS, 2023, 59 (03)
  • [24] High-density SOT-MRAM technology and design specifications for the embedded domain at 5nm node
    Gupta, M.
    Perumkunnil, M.
    Garello, K.
    Rao, S.
    Yasin, F.
    Kar, G. S.
    Furnemont, A.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [25] Ultra High-Density SOT-MRAM Design for Last-Level On-Chip Cache Application
    Seo, Yeongkyo
    Kwon, Kon-Woo
    ELECTRONICS, 2023, 12 (20)
  • [26] First demonstration of field-free perpendicular SOT-MRAM for ultrafast and high-density embedded memories
    Cai, K.
    Talmelli, G.
    Fan, K.
    Van Beek, S.
    Kateel, V.
    Gupta, M.
    Monteiro, M. G.
    Ben Chroud, M.
    Jayakumar, G.
    Trovato, A.
    Rao, S.
    Kar, G. S.
    Couet, S.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [27] System and Design Technology Co-Optimization of SOT-MRAM for High-Performance AI Accelerator Memory System
    Mishty, Kaniz
    Sadi, Mehdi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (04) : 1065 - 1078
  • [28] Reconfigurable Bit-Serial Operation Using Toggle SOT-MRAM for High-Performance Computing in Memory Architecture
    Wang, Jinkai
    Bai, Yining
    Wang, Hongyu
    Hao, Zuolei
    Wang, Guanda
    Zhang, Kun
    Zhang, Youguang
    Lv, Weifeng
    Zhang, Yue
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (11) : 4535 - 4545
  • [29] Area Efficient High Through-put Dual Heavy Metal Multi-Level Cell SOT-MRAM
    Ali, Karim
    Li, Fei
    Lua, S. Y. H.
    Heng, Chun-Huat
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 613 - 619
  • [30] A Potential Enabler for High-Performance In-Memory Multi-Bit Arithmetic Schemes With Unipolar Switching SOT-MRAM
    Zhu, Haonan
    Wu, Bi
    Yu, Tianyang
    Chen, Ke
    Yan, Chenggang
    Liu, Weiqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (07) : 3165 - 3178