High radiation tolerant SOT-MRAM read peripheral circuit with fast data recovery

被引:1
|
作者
Shukla, Alok Kumar [1 ]
Soni, Sandeep [1 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee, Uttaranchal, India
关键词
magnetic tunnel junction (MTJ); radiation effects; radiation-hardened; single event multi node upsets (SEMNU); LOW-POWER; DESIGN; SRAM;
D O I
10.1088/1402-4896/ad032d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
With downscaling of process technology, single event upsets (SEUs) induced by radiation particles are becoming an important threat to the reliability of memories. Particularly, the charge sharing effect is more significant, causing multiple node upsets due to a single event. Spintronic memory is a viable contender for addressing this challenge, since magnetic tunnel junction (MTJ), the core component of spintronic memory, has been shown to be intrinsically immune to radiation effects. However, hybrid spintronic/CMOS peripheral circuits are still vulnerable to radiation effects. This paper proposes a novel radiation-hardened read circuit with recovery time and radiation tolerance optimized for spin-orbit torque magnetic random access memory (SOT-MRAM). The obtained results show that the proposed circuit can be highly resilient to SEUs independent of its polarity. It can tolerate 8.06X, 10.41X, 9.8X, and 3.49X more critical charge as compared to the 13T, 11T, 11T, and CMOS cross-coupled transistor radiation hardened circuits, respectively with some area overhead. Moreover, the proposed circuit has the least recovery time compared to the previously reported radiation hardened MRAM cell.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Radiation Hardening Techniques for SOT-MRAM Peripheral Circuitry
    Wang, B.
    Wang, Z.
    Hu, C.
    Zhao, Y.
    Zhang, Y.
    Zhao, W.
    2018 IEEE INTERNATIONAL MAGNETIC CONFERENCE (INTERMAG), 2018,
  • [2] Novel Radiation Hardened SOT-MRAM Read Circuit for Multi-Node Upset Tolerance
    Shukla, Alok Kumar
    Dhull, Seema
    Nisar, Arshid
    Soni, Sandeep
    Bindal, Namita
    Kaushik, Brajesh Kumar
    IEEE OPEN JOURNAL OF NANOTECHNOLOGY, 2022, 3 : 78 - 84
  • [3] Novel Radiation Hardened SOT-MRAM Read Circuit for Multi-Node Upset Tolerance
    Shukla, Alok Kumar
    Dhull, Seema
    Nisar, Arshid
    Soni, Sandeep
    Bindal, Namita
    Kaushik, Brajesh Kumar
    IEEE Open Journal of Nanotechnology, 2022, 3 : 78 - 84
  • [4] Bi-directional read method to reduce SOT-specific read disturbance for highly reliable SOT-MRAM
    Yamada, Akihiro
    Kishi, Yuwa
    Kawahara, Takayuki
    2022 14TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW 2022), 2022, : 61 - 64
  • [5] Source-Line Shared SOT-MRAM Cell for Energy Efficient Read Operation
    Kim, Taehwan
    Park, Jongsun
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 3 - 4
  • [6] A Dual-Domain Dynamic Reference Sensing for Reliable Read Operation in SOT-MRAM
    Kim, Jooyoon
    Jang, Yunho
    Kim, Taehwan
    Park, Jongsun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (05) : 2049 - 2059
  • [7] Ultra-Fast SOT-MRAM Cell with STT Current for Deterministic Switching
    Zeinali, Behzad
    Madsen, Jens K.
    Raghavan, Praveen
    Moradi, Farshad
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 463 - 468
  • [8] Exploring a SOT-MRAM Based In-Memory Computing for Data Processing
    He, Zhezhi
    Zhang, Yang
    Angizi, Shaahin
    Gong, Boqing
    Fan, Deliang
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (04): : 676 - 685
  • [9] High density SOT-MRAM memory array based on a single transistor
    Alhalabi, Rana
    Nowak, Etienne
    Prejbeanu, Ioan-lucian
    Di Pendina, Gregory
    2018 NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS 2018), 2018,
  • [10] AlignS: A Processing-In-Memory Accelerator for DNA Short Read Alignment Leveraging SOT-MRAM
    Angizi, Shaahin
    Sun, Jiao
    Zhang, Wei
    Fan, Deliang
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,