A FinFET-based low-power, stable 8T SRAM cell with high yield

被引:1
|
作者
Mani, Elangovan [1 ]
Nimmagadda, Padmaja [2 ]
Basha, Shaik Javid [3 ]
El-Meligy, Mohammed A. [4 ]
Mahmoud, Haitham A. [4 ]
机构
[1] Govt Coll Engn Srirangam, Dept Elect & Commun Engn, Sethurapatti, India
[2] Mohan Babu Univ, Elect & Commun Engn, Erstwhile Sree Vidyanikethan Engn Coll, Tirupati 517102, Andhra Pradesh, India
[3] Santhiram Engn Coll, Dept ECE, Nandyal, India
[4] King Saud Univ, Ind Engn Dept, Coll Engn, POB 800, Riyadh 11421, Saudi Arabia
关键词
Static random-access memory (SRAM); Fin-based field-effect transistor (FinFET); Stability; Low-power; ENHANCED READ; WRITE;
D O I
10.1016/j.aeue.2023.155102
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Modern battery-enabled systems, such as IoT, require SRAM cells that can maintain data and respond quickly to requests. However, achieving low-power and stable SRAM cells, which are essential for IoT systems, is not possible with CMOS technology due to scaling issues. As a result, new nanoscale devices, such as FinFET, have been introduced as a potential replacement for CMOS in SRAM design. This paper presents a new FinFET-based 8 T SRAM cell with separate reading and writing paths. The cell uses read-decoupling and write-assist pull-down path cut techniques to improve read stability and writability, respectively. Single-ended reading and writing structures reduce power consumption, and stacking transistors, along with read bitline leakage elimination, reduces leakage power dissipation. The proposed cell's efficiency is evaluated using HSPICE simulator with 10-nm FinFET technology and is compared with conventional 6 T, single-bitline 7 T (SB7T), single-ended 8 T (SE8T), and transmission gate read-decoupled 9 T (TRD9T) SRAM cells at V-DD = 0.35 V. The proposed cell improves read stability by 2.59x/1.04 x and enhances writability by 1.38x/1.01 x compared to 6 T/TRD9T and 6 T/SB7T, respectively. It also reduces read power by 28.25 %/19.60 % compared to the 6 T/SB7T and reduces write power by at most 33.40 % and at least 5.46 %. Moreover, the leakage power is reduced by at least 5.80 %. However, the proposed cell increases read/write delay by 1.77x/1.40 x and shows 1.23 x larger layout area compared to 6 T.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] SEU Tolerance of FinFET 6T SRAM, 8T SRAM and DICE Memory Cells
    Sajit, Ahmed S.
    Turi, Michael A.
    [J]. 2017 IEEE 7TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE IEEE CCWC-2017, 2017,
  • [32] FinFET-based Low-Power Approximate Multiplier for Neural Network Hardware Accelerator
    Baraati, Faraz
    Nasab, Milad Tanavardi
    Ghaderi, Reza
    Jafari, Kian
    [J]. 2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 17 - 20
  • [33] Low-Power and Robust SRAM Cells Based on Asymmetric FinFET Structures
    Ebrahimi, Behzad
    Asadpour, Reza
    Afzali-Kusha, Ali
    [J]. 2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 41 - 45
  • [34] FinFET-based 11T sub-threshold SRAM with improved stability and power
    Abbasian, Erfan
    Birla, Shilpi
    Asadi, Alireza
    Sofimowloodi, Sobhan
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (11) : 1991 - 2009
  • [35] Analysis of leakage reduction technique on FinFET based 7T and 8T SRAM cells
    Kushwah R.S.
    Akashe S.
    [J]. Radioelectronics and Communications Systems, 2014, 57 (9) : 383 - 393
  • [36] Low-Leakage, Low-Power, High-Stable SRAM Cell Design
    Pal, Soumitra
    Madan, Y. Krishna
    Islam, Aminul
    [J]. PROCEEDINGS OF THE SECOND INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION TECHNOLOGIES, IC3T 2015, VOL 1, 2016, 379 : 549 - 556
  • [37] Design and analysis of single-ended robust low power 8T SRAM cell
    Gupta, Neha
    Pahuja, Hitesh
    [J]. 4TH INTERNATIONAL CONFERENCE ON ADVANCEMENTS IN ENGINEERING & TECHNOLOGY (ICAET-2016), 2016, 57
  • [38] A 7T high stable and low power SRAM cell design using QG-SNS FinFET
    Ruhil, Shaifali
    Khanna, Vandana
    Dutta, Umesh
    Shukla, Neeraj Kumar
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 168
  • [39] Darlington Based 8T CNTFET SRAM Cells with Low Power and Enhanced Write Stability
    M. Elangovan
    D. Karthickeyan
    M. Arul Kumar
    R. Ranjith
    [J]. Transactions on Electrical and Electronic Materials, 2022, 23 : 122 - 135
  • [40] A sub-threshold 10T FinFET SRAM cell design for low-power applications
    Dolatshah, Amir
    Abbasian, Erfan
    Nayeri, Maryam
    Sofimowloodi, Sobhan
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 157