A FinFET-based low-power, stable 8T SRAM cell with high yield

被引:1
|
作者
Mani, Elangovan [1 ]
Nimmagadda, Padmaja [2 ]
Basha, Shaik Javid [3 ]
El-Meligy, Mohammed A. [4 ]
Mahmoud, Haitham A. [4 ]
机构
[1] Govt Coll Engn Srirangam, Dept Elect & Commun Engn, Sethurapatti, India
[2] Mohan Babu Univ, Elect & Commun Engn, Erstwhile Sree Vidyanikethan Engn Coll, Tirupati 517102, Andhra Pradesh, India
[3] Santhiram Engn Coll, Dept ECE, Nandyal, India
[4] King Saud Univ, Ind Engn Dept, Coll Engn, POB 800, Riyadh 11421, Saudi Arabia
关键词
Static random-access memory (SRAM); Fin-based field-effect transistor (FinFET); Stability; Low-power; ENHANCED READ; WRITE;
D O I
10.1016/j.aeue.2023.155102
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Modern battery-enabled systems, such as IoT, require SRAM cells that can maintain data and respond quickly to requests. However, achieving low-power and stable SRAM cells, which are essential for IoT systems, is not possible with CMOS technology due to scaling issues. As a result, new nanoscale devices, such as FinFET, have been introduced as a potential replacement for CMOS in SRAM design. This paper presents a new FinFET-based 8 T SRAM cell with separate reading and writing paths. The cell uses read-decoupling and write-assist pull-down path cut techniques to improve read stability and writability, respectively. Single-ended reading and writing structures reduce power consumption, and stacking transistors, along with read bitline leakage elimination, reduces leakage power dissipation. The proposed cell's efficiency is evaluated using HSPICE simulator with 10-nm FinFET technology and is compared with conventional 6 T, single-bitline 7 T (SB7T), single-ended 8 T (SE8T), and transmission gate read-decoupled 9 T (TRD9T) SRAM cells at V-DD = 0.35 V. The proposed cell improves read stability by 2.59x/1.04 x and enhances writability by 1.38x/1.01 x compared to 6 T/TRD9T and 6 T/SB7T, respectively. It also reduces read power by 28.25 %/19.60 % compared to the 6 T/SB7T and reduces write power by at most 33.40 % and at least 5.46 %. Moreover, the leakage power is reduced by at least 5.80 %. However, the proposed cell increases read/write delay by 1.77x/1.40 x and shows 1.23 x larger layout area compared to 6 T.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] FinFET-based Variation Resilient 8T SRAM Cell
    Islam, Aminul
    Hasan, Mohd.
    [J]. 2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 121 - 125
  • [2] High Stable and Low Power 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [3] Performance Analysis of 8T FinFET SRAM Bit-Cell for Low-power Applications
    Birla, Shilpi
    Shukla, Neeraj K.
    Singh, Neha
    Raja, Ram Kumar
    [J]. PROCEEDINGS OF THE 2020 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS-2020), 2020,
  • [4] IMPACT OF NBTI ON 8T FINFET BASED SRAM CELL
    Tripathi, Bharat
    Saxena, Anugya
    Bhargava, Apeksha
    Shrivas, Arti
    Khandelwal, Saurabh
    Mahor, Vikas
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 362 - 365
  • [5] Three-Dimensional Monolithic FinFET-Based 8T SRAM Cell Design for Enhanced Read Time and Low Leakage
    Guler, Abdullah
    Jha, Niraj K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 899 - 912
  • [6] A Low-Power and High-Stability 8T SRAM Cell with Diode-Connected Transistors
    Elangovan, M.
    Muthukrishnan, M.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (08)
  • [7] Effect of CNTFET Parameters on Novel High Stable and Low Power: 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2022, 23 (03) : 272 - 287
  • [8] Effect of CNTFET Parameters on Novel High Stable and Low Power: 8T CNTFET SRAM Cell
    M. Elangovan
    K. Gunavathi
    [J]. Transactions on Electrical and Electronic Materials, 2022, 23 : 272 - 287
  • [9] A Robust 8T FinFET SRAM Cell with Improved Stability for Low Voltage Applications
    Kushwah, C. B.
    Dwivedi, Devesh
    Sathisha, N.
    Rengarajan, Krishnan S.
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [10] Power Optimizaton in 8T SRAM Cell
    Dnyaneshwar, Kakde
    Birgale, L. V.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,