Reference Thermal Chips for 2D and 3D Co-packaging Process Development

被引:1
|
作者
Gupta, Parnika [1 ]
Bernson, Robert [1 ]
Nudds, Noreen [1 ]
Collins, Sean [1 ]
Gradkowski, Kamil [1 ]
Morrissey, Padraic E. [1 ]
O'Brien, Peter [1 ]
机构
[1] Tyndall Natl Inst, Cork, Ireland
关键词
reference thermal chip; reference PIC; thermal characterization; optical characterization;
D O I
10.1109/ECTC51909.2023.00372
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the concept and experimental realization of reference thermal chips as a way towards standardization of photonic packaging and a method to overcome the cost-barrier for optimization of packaging architectures. The reference thermal chips presented here are tested and co-packaged with reference photonic chips (reference PICs) in 2D and 3D stacked configurations. The effect of thermal dissipation of the reference thermal chip on reference PIC is characterized. This thermal coupling between the chips is then analysed by the measurement of the reference PIC surface temperature in 2D and 3D stacked architectures. The influence of thermal coupling on optical coupling efficiency is evaluated using grating coupler loopback structures on the reference PIC for both configurations. The results describe how such thermal reference chips can be used in the development of new assembly processes for co-packaged electronic and photonic systems.
引用
收藏
页码:2160 / 2165
页数:6
相关论文
共 50 条
  • [1] A 2D route to 3D computer chips
    Roy, Tania
    NATURE, 2024, 625 (7994) : 249 - 250
  • [2] A 2D route to 3D computer chips
    Tania Roy
    Nature, 2024, 625 : 249 - 250
  • [3] Assembling 2D Blocks into 3D Chips
    Knechtel, Johann
    Markov, Igor L.
    Lienig, Jens
    ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 81 - 88
  • [4] Integrated Microfluidic Cooling and Interconnects for 2D and 3D Chips
    Dang, Bing
    Bakir, Muhannad S.
    Sekar, Deepak Chandra
    King, Calvin R., Jr.
    Meindl, James D.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (01): : 79 - 87
  • [5] Development of 3D-packaging process technology for stacked memory chips
    Mitsuhashi, Toshiro
    Egawa, Yoshimi
    Kato, Osamu
    Saeki, Yoshihiro
    Kikuchi, Hidekazu
    Uchiyama, Shiro
    Shibata, Kayoko
    Yamada, Junji
    Ishino, Masakazu
    Ikeda, Hiroaki
    Takahashi, Nobuaki
    Kurita, Yoichiro
    Komuro, Masahiro
    Matsui, Satoshi
    Kawano, Masaya
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 155 - +
  • [6] Modelling the tribocharging process in 2D and 3D
    Rasera J.N.
    Cruise R.D.
    Cilliers J.J.
    Lamamy J.-A.
    Hadler K.
    Powder Technology, 2022, 407
  • [7] Transfer of a rational formulation and process development approach for 2D inks for pharmaceutical 2D and 3D printing
    Schulz, Maximilian
    Bogdahn, Malte
    Geissler, Simon
    Quodbach, Julian
    INTERNATIONAL JOURNAL OF PHARMACEUTICS-X, 2024, 7
  • [8] Combining 2D and 3D Design for Novel Packaging for Older People
    Chavalkul, Yada
    Saxon, Andrew
    Jerrard, Robert N.
    INTERNATIONAL JOURNAL OF DESIGN, 2011, 5 (01): : 43 - 58
  • [9] 2D or 3D?
    Mills, R
    COMPUTER-AIDED ENGINEERING, 1996, 15 (08): : 4 - 4
  • [10] 3D Co-packaging of GaN/SiC Cascode Device for High-Frequency Power Switching Operation
    Shu, Ji
    Sun, Jiahui
    Tao, Mian
    Du, Yangming
    Chen, Tao
    Lee, Shi-Wei Ricky
    Chen, Kevin J.
    2024 36TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND IC S, ISPSD 2024, 2024, : 486 - 489