LDPC Level Prediction Toward Read Performance of High-Density Flash Memories

被引:4
|
作者
Du, Yajuan [1 ,2 ]
Gao, Yuan [1 ]
Huang, Siyi [1 ]
Li, Qiao [3 ]
机构
[1] Wuhan Univ Technol, Sch Comp Sci & Technol, Wuhan 430070, Peoples R China
[2] Wuhan Univ Technol, Shenzhen Res Inst, Shenzhen 518000, Peoples R China
[3] Xiamen Univ, Sch Informat, Xiamen 361005, Peoples R China
基金
中国国家自然科学基金;
关键词
Cell state ratio; error-prone area; high-density flash memory; low-density parity-check (LDPC) codes; performance optimization; CODES;
D O I
10.1109/TCAD.2023.3238845
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-density NAND flash memories have been prevailing in storage systems to achieve large capacities for explosive data. However, they suffer from more severe reliability degradation due to the narrowed margins between threshold voltage states. Low-density parity-check (LDPC) codes have been widely applied in high-density flash memories to ensure data reliability. Due to the increased number of cell states, more read voltages are required in reading a flash page correctly. This induces more soft levels to read pages with high-bit error rates in LDPC decoding. Read latency is significantly increased in high-density flash memories. To enhance the read performance of high-density flash memories, this article proposes PreLDPC, an LDPC-level prediction approach with fine-grained LDPC reading. The key idea of PreLDPC is to predict the final read level during the early read iteration, thus, avoiding unnecessary read-retry latency. From a preliminary study, we observe that after decoding in the first two iterations, the ratio of cells that lie in the error-prone area (i.e., adjacent area of two cell states) can be obtained. The ratio is closely related to the final read level for a successful decoding. By exploiting this observation, PreLDPC directly uses the predicted read level for LDPC reading, which could eliminate the excessive number of read retries. Furthermore, by exploiting the benefit of fine-grained LDPC reading, this article further divides the existing integer level (called i-level, e.g., level-1 and level-2) into a finer decimal level (called d-level, e.g., level-1.25 and level-1.5), and proposes a fine-grained read method. By combining the prediction method and fine-grained method together, PreLDPC can first estimate the i-level and then perform the read-retry iteration with d-levels to eliminate unnecessary read latency as much as possible. From experimental results of real-world workloads on Disksim with SSD extensions, it is verified that PreLDPC can effectively reduce read latency in high-density flash memories.
引用
收藏
页码:3264 / 3274
页数:11
相关论文
共 50 条
  • [41] TOWARD GREATER MINIATURIZATION WITH HIGH-DENSITY CMOS
    HAUER, D
    KOURY, R
    MACHINE DESIGN, 1976, 48 (28) : 130 - 133
  • [42] High-Density SRAM Read Access Yield Estimation Methodology
    Baek, Gidong
    Jeong, Hanwool
    IEEE ACCESS, 2021, 9 : 128288 - 128301
  • [43] READ CHANNEL AND FORMAT FOR HIGH-DENSITY MAGNETOOPTICAL DISK SYSTEM
    MAEDA, T
    TSUCHINAGA, H
    IDE, H
    SAITO, A
    TODA, T
    KUGIYA, F
    OJIMA, M
    MITA, S
    SHIGEMATSU, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1993, 32 (11B): : 5335 - 5341
  • [44] HIGH-DENSITY DIRECT READ AFTER WRITE (DRAW) RECORDING
    PEPPERL, R
    SANDER, I
    OPTICA ACTA, 1977, 24 (04): : 427 - 431
  • [45] Error Correcting Strategy for High Speed and High Density Reliable Flash Memories
    D. Rossi
    C. Metra
    Journal of Electronic Testing, 2003, 19 : 511 - 521
  • [46] Error correcting strategy for high speed and high density reliable flash memories
    Rossi, D
    Metra, C
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (05): : 511 - 521
  • [47] High reliability electron-ejection method for high density flash memories
    Kawahara, T
    Miyamoto, N
    Saeki, S
    Jyouno, Y
    Kato, M
    Kimura, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) : 1554 - 1562
  • [48] Ferroelectric nanotube (FNT) capacitors for high-density semiconductor memories
    Shaislamov, U. A.
    Seo, B. I.
    Lee, S. J.
    Park, B. H.
    Kim, I. S.
    Hong, S. K.
    Yang, B.
    INTEGRATED FERROELECTRICS, 2006, 81 : 89 - 96
  • [49] Improving LDPC Performance Via Asymmetric Sensing Level Placement on Flash Memory
    Li, Qiao
    Shi, Liang
    Xue, Chun Jason
    Zhuge, Qingfeng
    Sha, Edwin H. -M.
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 560 - 565
  • [50] OXIDE ISOLATION BRINGS HIGH-DENSITY TO PRODUCTION BIPOLAR MEMORIES
    BAKER, WD
    HERNDON, WH
    LONGO, TA
    PELZER, DL
    ELECTRONICS, 1973, 46 (07): : 65 - 70