Adaptive neural acceleration unit based on heterogeneous multicore hardware architecture FPGA and software-defined hardware

被引:0
|
作者
Su, Shun-Feng [1 ]
Chang, Meng-Wei [1 ]
机构
[1] Natl Taiwan Univ Sci & Technol, Dept Elect Engineer, Taipei, Taiwan
关键词
Kuo; Cheng-Chien; Parallel processing; adaptive computing; software-defined system-on-chip;
D O I
10.1080/02533839.2024.2308249
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This study is anchored in a heterogeneous multicore hardware architecture, specifically Field Programmable Gate Arrays (FPGAs), and software-defined hardware. It employs dynamic planning for the reconfiguration of a software-defined System-on-Chip (SOC) to expedite neural network processes. The reconfigured software-defined SOC serves as an efficient data processor, facilitating the hybrid development and verification of domain-specific System-on-Chip architectures, adhering to the Advanced Microcontroller Bus Architecture (AMBA) standard. The proposed block data trimming methodology significantly enhances overall hybrid computing efficiency by mitigating throughput limitations inherent in Systolic array hardware. The designed Systolic array Matrix Multiply Unit (MMU) is evaluated for a maximum MMU size of 32 x 32 and 1,024 Multiply Accumulator (MAC) units. Hybrid dynamic circuits are devised for the synthesis of int8, int16, int32, and int64 data types and associated logic circuits to validate the performance of parallel computing. It is anticipated that this proposed system can find utility in the development and deployment of unmanned devices, as well as in the integration of deep learning and multi-sensory fusion involving acoustic, tactile, and force sensory components.
引用
收藏
页码:337 / 350
页数:14
相关论文
共 50 条
  • [21] MAHASIM: Machine-Learning Hardware Acceleration Using a Software-Defined Intelligent Memory System
    Bahar Asgari
    Saibal Mukhopadhyay
    Sudhakar Yalamanchili
    Journal of Signal Processing Systems, 2021, 93 : 659 - 675
  • [22] MAHASIM: Machine-Learning Hardware Acceleration Using a Software-Defined Intelligent Memory System
    Asgari, Bahar
    Mukhopadhyay, Saibal
    Yalamanchili, Sudhakar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (06): : 659 - 675
  • [23] Adaptive hardware acceleration architecture for ASIC transcoding
    Novotny, Pavel
    Ramachandran, Avinash
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XLVII, 2024, 13137
  • [24] FPGA based Adaptive Hardware Acceleration for Multiple Deep Learning Tasks
    Lu, Yufan
    Zhai, Xiaojun
    Saha, Sangeet
    Ehsan, Shoaib
    McDonald-Maier, Klaus D.
    2021 IEEE 14TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2021), 2021, : 204 - 209
  • [25] RNA: A Reconfigurable Architecture for Hardware Neural Acceleration
    Tu, Fengbin
    Yin, Shouyi
    Ouyang, Peng
    Liu, Leibo
    Wei, Shaojun
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 695 - 700
  • [26] HARTES: HARDWARE-SOFTWARE CODESIGN FOR HETEROGENEOUS MULTICORE PLATFORMS
    Bertels, Koen
    Sima, Vlad-Mihai
    Yankova, Yana
    Kuzmanov, Georgi
    Luk, Wayne
    Coutinho, Gabriel
    Ferrandi, Fabrizio
    Pilato, Christian
    Lattuada, Marco
    Sciuto, Donatella
    Michelotti, Andrea
    IEEE MICRO, 2010, 30 (05) : 88 - 97
  • [27] Towards Hardware-Software Self-Adaptive Acceleration of Spiking Neural Networks on Reconfigurable Digital Hardware
    Pachideh, Brian
    Zielke, Christian
    Nitzsche, Sven
    Becker, Juergen
    2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 184 - 189
  • [28] Automatic Configurable Hardware Code Generation for Software-Defined Radios
    Tsoeunyane, Lekhobola
    Winberg, Simon
    Inggs, Michael
    COMPUTERS, 2018, 7 (04)
  • [29] Multithreading on reconfigurable hardware: A performance evaluation approach of a multicore FPGA architecture
    Adam G.K.
    International Journal of High Performance Systems Architecture, 2021, 10 (02) : 105 - 116
  • [30] The FPGA Hardware Implementation of the Gated Recurrent Unit Architecture
    Zaghloul, Zaghloul Saad
    Elsayed, Nelly
    SOUTHEASTCON 2021, 2021, : 366 - 370