Parallel Functional Test : A case study to reduce test cost in large SOCs

被引:0
|
作者
Inamdar, Akshatha P. [1 ]
Shadab, Syed [1 ]
Chandrashekar, Karthik [1 ]
机构
[1] AMD India Pvt Ltd, Bengaluru, India
关键词
Concurrent testing; DFT; MBIST; PHY; PLL; Test Time Optimization; Time-to-market;
D O I
10.1109/ITCINDIA59034.2023.10235487
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In modern SOCs, test cost reduction has become a key goal. Test cost contributes to a good part of the die cost and all efforts to minimize the cost are critical to enable good product profit margins and eventually lead to the success of a product. The time taken by each functional test for each IP in the die will contribute to the overall test cost of the SOC. The SOCs contain many design modules integrated into them and testing each of these modules one by one is a tedious and time-consuming process. When we are testing an IP or a group of IPs in the SOC, the rest of the IPs in the chip are in an idle state. Testing all the IPs takes a very long time to cover a single chip, especially on large SOCs. In this paper, we propose a generic solution to reduce the overall test time and hence the test cost. The testing of modules is performed in a simultaneous manner so that at a given time, several IPs can be tested in parallel. We put forth two scenarios of test time optimization. First one being running Memory built-in self-test and Physical layer test in parallel. Second scenario is testing the PLLs across different IPs in a die at the same time. On doing so, in first scenario, we reduce the test time of a die by about 32.43% and about 56.2% using the second one. When this is applied on a large scale on multiple dies, we will be saving a significant amount of time and therefore, improving the cost of testing and profit margins of the product.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Test and debug of networking SoCs - a case study
    Bommireddy, A.
    Khare, J.
    Shaikh, S.
    Su, S.-T.
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 121 - 126
  • [2] Parallel test techniques reduce test costs
    Kuo, J
    Weinzierl, S
    Alers, G
    Harm, G
    SOLID STATE TECHNOLOGY, 2004, 47 (11) : 32 - +
  • [3] A Comprehensive Scan Test Cost Model to Optimize the Production of Very Large SoCs
    Iaria, Giusy
    Bernardi, Paolo
    Bertani, Claudia
    Cardone, Lorenzo
    Garozzo, Giuseppe
    Tancorre, Vincenzo
    IEEE TRANSACTIONS ON COMPUTERS, 2025, 74 (04) : 1278 - 1292
  • [4] Module grouping to reduce the area of test wrappers in SoCs
    Kim, Sangmin
    Shin, Youngsoo
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 39 - 47
  • [5] Multi Domain Test: Novel Test Strategy to reduce the Cost of Test
    Takahashi, Yasuhiro
    Maeda, Akinori
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 303 - 308
  • [6] Parallel Test Method for NoC-Based SoCs
    Ansari, Muhammad Adil
    Song, Jeahoon
    Kim, Minchul
    Park, Sungju
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 116 - +
  • [7] Lowering cost of test: Parallel test or low-cost ATE?
    Rivoir, J
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 360 - 363
  • [8] Cost model driven test resource partitioning for SoCs
    Wurtenberger, A.
    Rosinger, P.
    Al-Hashimi, B. M.
    Chakrabarty, K.
    ELECTRONICS LETTERS, 2006, 42 (16) : 915 - 917
  • [9] Low cost parallel MCM interconnect test on large area substrates
    Sasidhar, K
    Kim, B
    Chatterjee, A
    Swaminathan, M
    1996 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1996, 2920 : 218 - 223
  • [10] Parallel analog functional test
    Viehland, J
    Fairbanks, S
    IEEE SYSTEMS READINESS TECHNOLOGY CONFERENCE: 2001 IEEE AUTOTESTCON PROCEEDINGS, 2001, : 616 - 624