On-Chip Bus Protection against Soft Errors

被引:2
|
作者
Mach, Jan [1 ]
Kohutka, Lukas [2 ]
Cicak, Pavel [1 ]
机构
[1] Slovak Univ Technol Bratislava, Inst Comp Engn & Appl Informat, Bratislava 81243, Slovakia
[2] Slovak Univ Technol Bratislava, Inst Informat Informat Syst & Software Engn, Bratislava 81243, Slovakia
关键词
processor; interconnect; memory; dependability; soft errors; ASIC; reliability; SEU;
D O I
10.3390/electronics12224706
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing performance demands for processors leveraged in mission and safety-critical applications mean that the processors are implemented in smaller fabrication technologies, allowing a denser integration and higher operational frequency. Besides that, these applications require a high dependability and robustness level. The properties that provide higher performance also lead to higher susceptibility to transient faults caused by radiation. Many approaches exist for protecting individual processor cores, but the protection of interconnect buses is studied less. This paper describes the importance of protecting on-chip bus interconnects and reviews existing protection approaches used in processors for mission and safety-critical processors. The protection approaches are sorted into three groups: information, temporal, and spatial redundancy. Because the final selection of the protection approach depends on the use case and performance, power, and area demands, the three groups are compared according to their fundamental properties. For better context, the review also contains information about existing solutions for protecting the internal logic of the cores and external memories. This review should serve as an entry point to the domain of protecting the on-chip bus interconnect and interface of the core.
引用
收藏
页数:16
相关论文
共 50 条
  • [41] SHUNT REGULATOR WITH ON-CHIP TEMPERATURE PROTECTION
    RADNAI, R
    ELECTRONIC ENGINEERING, 1978, 50 (605): : 11 - 11
  • [42] Energy efficient and high speed on-chip ternary bus
    Duan, Chunjie
    Khatri, Surtil P.
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1364 - +
  • [43] Serial-link bus: A low-power on-chip bus architecture
    Ghoneima, M
    Ismail, Y
    Khellah, M
    Tschanz, J
    De, VV
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 541 - 546
  • [44] Serial-Link Bus: A Low-Power On-Chip Bus Architecture
    Ghoneima, Maged
    Ismail, Yehea
    Khellah, Muhammad M.
    Tschanz, James
    De, Vivek
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2020 - 2032
  • [45] On-chip segmented bus: A self-timed approach
    Seceleanu, T
    Plosila, J
    Lijeberg, P
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 216 - 220
  • [46] Optimal algorithm for minimizing the number of twists in an on-chip bus
    Deng, L
    Wong, MDF
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1104 - 1109
  • [47] Bounding bus delay and noise effects of on-chip inductance
    Linderman, M
    Harris, D
    Diaz, D
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 167 - 170
  • [48] CDMA bus-based on-chip interconnect infrastructure
    Nikolic, Tatjana
    Stojcev, Mile
    Djordjevic, Goran
    MICROELECTRONICS RELIABILITY, 2009, 49 (04) : 448 - 459
  • [49] Efficient exploration of on-chip bus architectures and memory allocation
    Kim, S
    Im, C
    Ha, SH
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 248 - 253
  • [50] Hardware Trojans in Incompletely Specified On-chip Bus Systems
    Fern, Nicole
    San, Ismail
    Koc, Cetin Kaya
    Cheng, Kwang-Ting
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 527 - 530