Research on FPGA Accelerator Optimization Based on Graph Neural Network

被引:0
|
作者
Wu, Jin [1 ]
Shi, Xiangyang [1 ]
Pang, Wenting [1 ]
Wang, Yu [1 ]
机构
[1] Xian Univ Posts & Telecommun, Sch Elect Engn, Xian 710121, Peoples R China
基金
中国国家自然科学基金;
关键词
FPGA; Accelerator; Graph Neural Network;
D O I
10.1007/978-3-031-20738-9_61
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, Field Programmable Gate Array (FPGA) hardware structure is designed to accelerate the graph neural network model, and suitable hardware structure is designed for different computing modules to accelerate it, so that the function of the whole system can be improved. The performance of computing intensive applications can be improved by using heterogeneous systems, which are composed of various processor architectures, such as FPGA. Graph Neural Network (GNN) is a framework that uses deep learning to learn graph structure data directly in recent years. Its excellent performance has attracted scholars' high attention and in-depth exploration. By formulating certain strategies on the nodes and edges of the graph, the graph neural network converts the graph structure data into a standard representation, and inputs it into a variety of different neural networks for training. Good results have been achieved in the task of node classification, edge information dissemination and graph clustering.
引用
收藏
页码:536 / 542
页数:7
相关论文
共 50 条
  • [31] An FPGA-based accelerator for deep neural network with novel reconfigurable architecture
    Jia, Han
    Ren, Daming
    Zou, Xuecheng
    IEICE ELECTRONICS EXPRESS, 2021, 18 (04):
  • [32] Design and implementation of convolution neural network accelerator for Winograd algorithm based on FPGA
    Niu Zhao-xu
    Sun Hai-jiang
    CHINESE JOURNAL OF LIQUID CRYSTALS AND DISPLAYS, 2023, 38 (11) : 1521 - 1530
  • [33] Scalable FPGA-Based Convolutional Neural Network Accelerator for Embedded Systems
    Zhao, Jingyuan
    Yin, Zhendong
    Zhao, Yanlong
    Wu, Mingyang
    Xu, Mingdong
    2019 4TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND APPLICATIONS (ICCIA 2019), 2019, : 36 - 40
  • [34] A FPGA-based Hardware Accelerator for Bayesian Confidence Propagation Neural Network
    Liu, Lizheng
    Wang, Deyu
    Wang, Yuning
    Lansner, Anders
    Hemani, Ahmed
    Yang, Yu
    Hu, Xiaoming
    Zou, Zhuo
    Zheng, Lirong
    2020 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2020,
  • [35] An FPGA-based Accelerator for Analog VLSI Artificial Neural Network Emulation
    van Liempd, Barend
    Herrera, Daniel
    Figueroa, Miguel
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 771 - 778
  • [36] Research on Network Traffic Classification Based on Graph Neural Network
    University of Science and Technology Liaoning, Liaoning, Anshan
    114051, China
    不详
    IAENG Int. J. Comput. Sci., 2024, 12 (2043-2050):
  • [37] Research of Heterogeneous Acceleration Optimization of Convolutional Neural Network Algorithm for Unmanned Vehicle Based on FPGA
    Zhang, Siyu
    Wang, Shulong
    Wang, Guosheng
    Zhang, Qian
    Liu, Hongxia
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [38] Automated Accelerator Optimization Aided by Graph Neural Networks
    Sohrabizadeh, Atefeh
    Bai, Yunsheng
    Sun, Yizhou
    Cong, Jason
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 55 - 60
  • [39] FP-GNN: Adaptive FPGA accelerator for Graph Neural Networks
    Tian, Teng
    Zhao, Letian
    Wang, Xiaotian
    Wu, Qizhe
    Yuan, Wei
    Jin, Xi
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2022, 136 : 294 - 310
  • [40] An Overview of Research on Knowledge Graph Completion Based on Graph Neural Network
    Yue W.
    Haichun S.
    Data Analysis and Knowledge Discovery, 2024, 8 (03) : 10 - 28