Research on FPGA Accelerator Optimization Based on Graph Neural Network

被引:0
|
作者
Wu, Jin [1 ]
Shi, Xiangyang [1 ]
Pang, Wenting [1 ]
Wang, Yu [1 ]
机构
[1] Xian Univ Posts & Telecommun, Sch Elect Engn, Xian 710121, Peoples R China
基金
中国国家自然科学基金;
关键词
FPGA; Accelerator; Graph Neural Network;
D O I
10.1007/978-3-031-20738-9_61
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, Field Programmable Gate Array (FPGA) hardware structure is designed to accelerate the graph neural network model, and suitable hardware structure is designed for different computing modules to accelerate it, so that the function of the whole system can be improved. The performance of computing intensive applications can be improved by using heterogeneous systems, which are composed of various processor architectures, such as FPGA. Graph Neural Network (GNN) is a framework that uses deep learning to learn graph structure data directly in recent years. Its excellent performance has attracted scholars' high attention and in-depth exploration. By formulating certain strategies on the nodes and edges of the graph, the graph neural network converts the graph structure data into a standard representation, and inputs it into a variety of different neural networks for training. Good results have been achieved in the task of node classification, edge information dissemination and graph clustering.
引用
收藏
页码:536 / 542
页数:7
相关论文
共 50 条
  • [1] A Graph Neural Network Accelerator Optimization Research on Heterogeneous Architecture
    Wu J.
    Zhao B.
    Wen H.
    Wang Y.
    Beijing Youdian Daxue Xuebao/Journal of Beijing University of Posts and Telecommunications, 2023, 46 (03): : 19 - 24
  • [2] Deep Neural Network Accelerator based on FPGA
    Thang Viet Huynh
    2017 4TH NAFOSTED CONFERENCE ON INFORMATION AND COMPUTER SCIENCE (NICS), 2017, : 254 - 257
  • [3] Customizable FPGA-based Accelerator for Binarized Graph Neural Networks
    Wang, Ziwei
    Que, Zhiqiang
    Luk, Wayne
    Fan, Hongxiang
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1968 - 1972
  • [4] Customizable FPGA-based Accelerator for Binarized Graph Neural Networks
    Wang, Ziwei
    Que, Zhiqiang
    Luk, Wayne
    Fan, Hongxiang
    Proceedings - IEEE International Symposium on Circuits and Systems, 2022, 2022-May : 1968 - 1972
  • [5] FPGA-Based Reconfigurable Convolutional Neural Network Accelerator Using Sparse and Convolutional Optimization
    Gowda, Kavitha Malali Vishveshwarappa
    Madhavan, Sowmya
    Rinaldi, Stefano
    Divakarachari, Parameshachari Bidare
    Atmakur, Anitha
    ELECTRONICS, 2022, 11 (10)
  • [6] Research on Commodities Constraint Optimization Based on Graph Neural Network Prediction
    Yang, Zhang
    Zuo, Zhihan
    Li, Haiying
    Zhao, Weiyi
    Qian, Du
    Tang, Mingjie
    IEEE ACCESS, 2023, 11 : 90131 - 90142
  • [7] Dynamic Neural Network Accelerator for Multispectral detection Based on FPGA
    Wang, Xiaotian
    Zhao, Letian
    Wu, Wei
    Jin, Xi
    2023 25TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, ICACT, 2023, : 345 - 350
  • [8] A reconfigurable FPGA-based spiking neural network accelerator
    Yin, Mingqi
    Cui, Xiaole
    Wei, Feng
    Liu, Hanqing
    Jiang, Yuanyuan
    Cui, Xiaoxin
    MICROELECTRONICS JOURNAL, 2024, 152
  • [9] Implementation and Optimization of the Accelerator Based on FPGA Hardware for LSTM Network
    Zhang, Yiwei
    Wang, Chao
    Gong, Lei
    Lu, Yuntao
    Sun, Fan
    Xu, Chongchong
    Li, Xi
    Zhou, Xuehai
    2017 15TH IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING WITH APPLICATIONS AND 2017 16TH IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS COMPUTING AND COMMUNICATIONS (ISPA/IUCC 2017), 2017, : 614 - 621
  • [10] Research of neural network controller based on FPGA
    Lv Baofeng
    Zhang Guoxiang
    Guo Jingyu
    Chen Dan
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 2237 - 2240