Impact of self-heating on thermal noise in In1_xGaxAs GAA MOSFETs

被引:2
|
作者
Srinivas, P. S. T. N. [1 ]
Jit, Satyabrata [2 ]
Tiwari, Pramod Kumar [1 ]
机构
[1] Indian Inst Technol Patna, Dept Elect Engn, Patna 801103, India
[2] Indian Inst Technol BHU, Dept Elect Engn, Varanasi 221005, India
关键词
CHANNEL NOISE; PERFORMANCE; TRANSISTORS;
D O I
10.1016/j.mejo.2022.105661
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Self-heating in nanoscale gate-all-around (GAA) MOSFETs can be attributed to the low thermal conductivity of channel material, gate dielectric material, and large thermal resistance of the source and drain contacts. Self-heating can severely increase the thermal noise level in nanoscale gate-all-around (GAA) MOSFETs as the peak lattice temperature increases several degrees above the ambient temperature. This work presents a detailed analysis of thermal noise in InGaAs based nanowire (NW)/nanosheet (NS) GAA metal-oxide-semiconductor field-effect transistors (MOSFETs). Calibrated electro-thermal simulation results are used to analyze the influence of interfacial thermal resistance (ITR), the number of nanowires/nanosheets (N) and mole fraction of Gallium on drain noise power spectral density (SID), induced gate noise power spectral density (SIG), and cross-correlation noise power spectral density (SIC). The impact of engineered source/drain contacts and thermal conductivity of buried oxide (BOX) materials on SID, SIG, and SIC parameters is also investigated in this work. It is observed that Si3N4 outperforms SiO2 as a BOX material. The noise power spectral densities such as SID, SIG, and SIC decrease by 8%, 27%, and 22%, respectively, in NW GAA MOSFETs and 16%, 26%, and 18%, respectively, in NS GAA MOSFETs, when Si3N4 replaces SiO2 as a BOX layer.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] SCALING CONSTRAINTS IMPOSED BY SELF-HEATING IN SUBMICRON SOI MOSFETS
    DALLMANN, DA
    SHENAI, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (03) : 489 - 496
  • [22] Curing of Aged Gate Dielectric by the Self-Heating Effect in MOSFETs
    Park, Jun-Young
    Moon, Dong-Il
    Lee, Geon-Beom
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (03) : 777 - 788
  • [23] Measurements and Simulation of Self-Heating in 40 nm SOI MOSFETs
    Zhang, Xiong
    Mehr, Payam
    Vasileska, Dragica
    Thornton, Trevor
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [24] A Simple Proposal to Reduce Self-heating Effect in SOI MOSFETs
    Ghasemi, Hasan
    Mozaffari, Mohammad Hazhir
    SILICON, 2021, 13 (11) : 4189 - 4198
  • [25] AN AC CONDUCTANCE TECHNIQUE FOR MEASURING SELF-HEATING IN SOI MOSFETS
    TU, RH
    WANN, C
    KING, JC
    KO, PK
    HU, CM
    IEEE ELECTRON DEVICE LETTERS, 1995, 16 (02) : 67 - 69
  • [26] Impact of self-heating and thermal coupling on analog circuits in SOI CMOS
    Tenbroek, BM
    Lee, MSL
    Redman-White, W
    Bunyan, RJT
    Uren, MJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) : 1037 - 1046
  • [27] Measurement of the effect of self-heating in strained-silicon MOSFETs
    Jenkins, KA
    Rim, K
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (06) : 360 - 362
  • [28] Self-Heating in 28 FDSOI UTBB MOSFETs at Cryogenic Temperatures
    Nyssens, Lucas
    Halder, Arka
    Esfeh, Babak Kazemi
    Planes, Nicolas
    Haond, Michel
    Flandre, Denis
    Raskin, Jean-Pierre
    Kilchytska, Valeriya
    49TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2019), 2019, : 162 - 165
  • [29] Investigation of Self-Heating Effect on the Void Embedded SOI MOSFETs
    Liu, Yizhan
    Liu, Xiaoyan
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 232 - 234
  • [30] Self-Heating in SOI MOSFETs at the 45nm Node
    Zhang, Xiong
    Mehr, Payam
    Vasileska, Dragica
    Thornton, Trevor
    2018 IEEE 13TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2018, : 138 - 141