An Innovative Program Scheme for Reducing Z-Interference in Charge-Trap-Based 3-D NAND Flash Memory

被引:1
|
作者
Ahn, Sangmin [1 ]
Jo, Hyungjun [1 ]
Kim, Sungju [1 ]
Park, Sechun [2 ]
Lim, Kyunam [2 ]
Kim, Jongwoo [2 ]
Shin, Hyungcheol [1 ,3 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] SK Hynix Inc, NAND Design Team, Icheon Si 17336, South Korea
[3] Integra Semicond Co Ltd, Seoul 06970, South Korea
关键词
Flash memories; Logic gates; Electron traps; Interference; Three-dimensional displays; Threshold voltage; Simulation; 3-D NAND flash; charge trap; program scheme; technology computer-aided design (TCAD) simulation; z-direction interference (Z-interference);
D O I
10.1109/TED.2023.3321559
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we propose an innovative program scheme to mitigatez-direction interference(Z-interference) in charge-trap-based 3-DNANDflash memory. Our approach adjusts the position of trapped electronsin charge trap nitride (CTN) layer during the program oper-ation by varying the pass voltage (V-pass) on both side wordlines (WLs) of the selected WL. Specifically, cells with a high threshold voltage (V-th) place electrons in the program direction, whereas cells with a low V-th place electrons inthe opposite direction. Depending on the program-verify(PV) level pattern of the aggressor (Agr)-victim cell (Vic),the effective gate pitch can be modified, even though the physical gate pitch is fixed. We validate our proposed scheme using technology computer-aided design (TCAD)simulations and experimental measurements.
引用
收藏
页码:6695 / 6698
页数:4
相关论文
共 50 条
  • [31] Retention Correlated Read Disturb Errors in 3-D Charge Trap NAND Flash Memory: Observations, Analysis, and Solutions
    Kong, Yachen
    Zhang, Meng
    Zhan, Xuepeng
    Cao, Rui
    Chen, Jiezhi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (11) : 4042 - 4051
  • [32] Investigation of endurance degradation for 3-D charge trap NAND flash memory with bandgap-engineered tunneling oxide
    Kim, Jongwoo
    Jo, Hyungjun
    Cho, Yonggyu
    Shim, Hyunyoung
    Sim, Jaesung
    Shin, Hyungcheol
    IEICE ELECTRONICS EXPRESS, 2022, 19 (24): : 6 - 6
  • [33] Oxide Semiconductor based charge trap device for NAND flash memory
    Hwang, Eun Suk
    Kim, Jun Shik
    Jeon, Seok Min
    Lee, Seung-Jun
    Jang, Younjin
    Hwang, Cheol Seong
    2017 INTERNATIONAL CONFERENCE ON SEMICONDUCTOR TECHNOLOGY FOR ULTRA LARGE SCALE INTEGRATED CIRCUITS AND THIN FILM TRANSISTORS (ULSIC VS. TFT 6), 2017, 79 (01): : 157 - 165
  • [34] Single-Event Upset in 3-D Charge-Trap NAND Flash Memories
    Park, Jounghun
    Han, Jin-Woo
    Yoon, Gilsang
    Go, Donghyun
    Kim, Donghwi
    Kim, Jungsik
    Lee, Jeong-Soo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 6089 - 6094
  • [35] Optimal Program-Read Schemes Toward Highly Reliable Open Block Operations in 3-D Charge-Trap NAND Flash Memory
    Jia, Menghua
    Kong, Yachen
    Zhan, Xuepeng
    Zhang, Meng
    Wu, Fei
    Chen, Jiezhi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (11) : 4797 - 4807
  • [36] CHARACTERIZATION OF RELIABILITY IN 3-D NAND FLASH MEMORY
    Lee, Jong-Ho
    Joe, Sung-Min
    Kang, Ho-Jung
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [37] Compact Modeling of Trap-Assisted Tunneling Current in 3-D NAND Flash Memory
    Jo, Hyungjun
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2025, 72 (04) : 1745 - 1749
  • [38] Low Power Program Scheme With Capacitance-Less Charge Recycling for 3D NAND Flash Memory
    Huang, Cece
    Liu, Fei
    Wang, Qianqian
    Huo, Zongliang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (07) : 2478 - 2482
  • [39] Atomistic Study of lateral Charge Diffusion Degradation During Program/Erase Cycling in 3-D NAND Flash memory
    Wu, Jixuan
    Chen, Jiezhi
    Jiang, Xiangwei
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 626 - 631
  • [40] Program charge interference and mitigation in vertically scaled single and multiple-channel 3D NAND flash memory
    Verreck, D.
    Arreghini, A.
    Van den Bosch, G.
    Furnemont, A.
    Rosmeulen, M.
    2021 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2021), 2021, : 272 - 275