A novel time delay-based phase-locked loop with improved anti-harmonic interference performance for grid synchronization

被引:0
|
作者
An, Dingguo [1 ]
Yuan, Lifen [1 ,3 ]
Cheng, Zhen [1 ,3 ]
He, Yigang [2 ]
Yin, Baiqiang [1 ]
Li, Bing [1 ]
机构
[1] Hefei Univ Technol, Sch Elect Engn & Automat, Hefei, Peoples R China
[2] Wuhan Univ, Sch Elect Engn, Wuhan, Peoples R China
[3] Hefei Univ Technol, Sch Elect Engn & Automat, Hefei 230009, Peoples R China
基金
中国国家自然科学基金;
关键词
grid synchronization; phase-locked loop; quadrature signal generation; single phase;
D O I
10.1002/cta.3733
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The time delay unit-based PLLs (TD-PLLs) are widely used in grid synchronization in single-phase power systems. However, the TD-PLL is vulnerable to frequency variations and harmonic disturbances, leading to grid synchronization failures. Analysis shows that the performance degradation is due to the inability to obtain the variation of the input signal frequency. This paper proposes a new time delay-based phase-locked loop called immune to double frequency component TD-PLL (IDFC-TD-PLL) based on a feedback structure to accurately capture the variation of input signal frequency, which can improve the dynamic performance and the performance against harmonic interference. Simulations and experiments have evaluated the performance of the proposed phase-locked loop, demonstrating its superior accuracy and dynamic performance compared to the phase-locked loops referred in the paper.
引用
收藏
页码:5634 / 5649
页数:16
相关论文
共 50 条
  • [1] Phase-Locked Loop Based on an Observer for Grid Synchronization
    Park, Yongsoon
    Sul, Seung-Ki
    Kim, Woo-Chull
    Lee, Hyun-Young
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2014, 50 (02) : 1256 - 1265
  • [2] Improved Phase-Locked Loop Algorithm for Synchronization Under Grid Faults
    Isakov, Ivana
    Grabic, Stevan
    Todorovic, Ivan
    2018 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL 2018), 2018,
  • [3] Phase-locked loop for grid synchronization under unbalanced operation and harmonic distortion
    Escobar, G.
    Pettersson, S.
    Ho, C. N. M.
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011,
  • [4] Grid Synchronization Phase-Locked Loop Strategy for Unbalance and Harmonic Distortion Conditions
    Chaoui H.
    Okoye O.
    Khayamy M.
    Journal of Control, Automation and Electrical Systems, 2016, 27 (04) : 463 - 471
  • [5] Improved Delay-Based Phase-Locked. Loop for Grid- Tied Inverter to Improve the Performance under Weak Grid
    Xu, Jinming
    Qian, Hao
    Bian, Shenyiyang
    Xie, Shaojun
    PROCEEDINGS OF THE 15TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA 2020), 2020, : 855 - 860
  • [6] Suppression of Harmonics and Instabilities of Single-Phase Inverters Caused by Delay-based Phase-Locked Loop in the Weak Grid
    Xu, Jinming
    Bian, Shenyiyang
    Qian, Qiang
    Kan, Jiarong
    Xie, Shaojun
    2019 10TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND ECCE ASIA (ICPE 2019 - ECCE ASIA), 2019,
  • [7] DESIGN OF PHASE-LOCKED LOOP WITH TIME DELAY
    KURAMOTO, M
    HIRADE, K
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1970, 18 (11-1): : 796 - &
  • [8] An improved derivative-based phase-locked loop for single-phase grid synchronization under abnormal grid conditions
    Hassan, Faridul
    Dubey, Alok Kumar
    Kumar, Amritesh
    Pati, Avadh
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024,
  • [9] PHASE NOISE ANALYSIS OF AN IMPROVED DISCRETE-TIME PHASE-LOCKED LOOP WITH LOOP DELAY
    Wen Shulin
    Li Shuqiu
    Li Zigao
    Tian Teng
    PROCEEDINGS OF THE 22ND INTERNATIONAL CONGRESS ON SOUND AND VIBRATION: MAJOR CHALLENGES IN ACOUSTICS, NOISE AND VIBRATION RESEARCH, 2015, 2015,
  • [10] Novel DQ transform and time delay module-based phase-locked loop
    An, Dingguo
    Yuan, Lifen
    He, Yigang
    Yin, Baiqiang
    Li, Bing
    JOURNAL OF POWER ELECTRONICS, 2022, 22 (10) : 1791 - 1800