共 50 条
- [31] An innovative chip-to-wafer and wafer-to-wafer stacking 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 409 - +
- [32] Process Induced Wafer Warpage Optimizationfor Multi-chip Integrationon Wafer Level Molded Wafer 2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1287 - 1293
- [33] Prediction of back-end process-induced wafer warpage and experimental verification 52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1182 - 1187
- [34] Impact of Dielectric and Copper Via Design on Wafer-to-Wafer Hybrid Bonding 2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 795 - 799
- [35] Design and Simulation of Symmetric Wafer-to-Wafer Bonding Compesating a Gravity Effect 2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1480 - 1485
- [38] μ-device fabrication and packaging below 300°C utilizing plasma-assisted wafer-to-wafer bonding DEVICE AND PROCESS TECHNOLOGIES FOR MICROELECTRONICS, MEMS, AND PHOTONICS IV, 2006, 6037
- [39] Characterization of Extreme Si Thinning Process for Wafer-to-Wafer Stacking 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2095 - 2102
- [40] Plasma Chamber Environment Control to Enhance Bonding Strength for Wafer-to-Wafer Bonding Processing IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 2008 - 2012