Wafer-to-Wafer Bonding Fabrication Process-Induced Wafer Warpage

被引:2
|
作者
Feng, Wei [1 ]
Shimamoto, Haruo [1 ]
Kawagoe, Tsuyoshi [2 ]
Honma, Ichirou [2 ]
Yamasaki, Masato [2 ]
Okutsu, Fumitake [2 ]
Masuda, Takatoshi [2 ]
Kikuchi, Katsuya [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Device Technol Res Inst, 3D Integrat Syst Grp, Tsukuba 3058560, Japan
[2] Ultra Memory Inc, Stacking Proc Dev Dept, Hachioji 1920083, Japan
关键词
Wafer-to-wafer (W2W) bonding; wafer warpage; multi-stack wafer bonding; finite element analysis; numerical simulation; SIMULATION;
D O I
10.1109/TSM.2023.3284007
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Wafer warpage affects the resolution of photolithography, process alignment, and wafer bonding, which leads to the degradation of the device's yield, performance, and reliability. With the development of devices, the increase of metal layers in the stack direction will worsen the warpage problem. We investigate the Wafer-to-Wafer (W2W) bonding process-induced warpage issue with experiments and a full wafer simulation. A concave wafer warpage of 70 mu m is observed for a single wafer with a 7.8 mu m thickness DRAM layer due to the shrinkage of the DRAM layer. In both experiments and simulation, we reveal that the W2W bonding process induces warpage 3 times the single wafer warpage value, as the deformation restriction of the DRAM layers by the thinned Si layer is weak. Furthermore, good agreement is observed between the simulated results and the measured data, which validates the simulation mode. We estimate the wafer warpage of the multi-stack wafer bonding with the validated model. As an example, the warpage of a 4-stack wafer is revealed to be 7 times the single wafer warpage value. This study provides useful information on wafer warpage in the W2W bonding process and reveals the severe warpage issue with increasing the stacked metal layers.
引用
收藏
页码:398 / 403
页数:6
相关论文
共 50 条
  • [31] An innovative chip-to-wafer and wafer-to-wafer stacking
    Lo, Wei-Chung
    Chen, Yu-Hua
    Ko, Jeng-Dar
    Kuo, Tzu-Ying
    Shih, Ying-Ching
    Lu, Su-Tsai
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 409 - +
  • [32] Process Induced Wafer Warpage Optimizationfor Multi-chip Integrationon Wafer Level Molded Wafer
    Huang, Chen-Yu
    Ng, Daniel
    Lee, Hung-Ho
    Lin, Vito
    Lin, Chang-Fu
    Chung, C. Key
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1287 - 1293
  • [33] Prediction of back-end process-induced wafer warpage and experimental verification
    van Silfhout, RBR
    van Driel, WD
    Li, Y
    Zhang, GQ
    Ernst, LJ
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1182 - 1187
  • [34] Impact of Dielectric and Copper Via Design on Wafer-to-Wafer Hybrid Bonding
    Dubey, Vikas
    Wuensch, Dirk
    Gottfried, Knut
    Wiemer, Maik
    Fischer, Tobias
    Schermer, Sebastian
    Dittmar, Nils
    Helke, Christian
    Haase, Micha
    Ghosal, Sanghamitra
    Hanisch, Anke
    Bonitz, Jens
    Luo-Hofmann, Jinji
    Hofmann, Lutz
    Lykova, Maria
    Stoll, Fiete
    Vogel, Klaus
    Schulz, Stefan E.
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 795 - 799
  • [35] Design and Simulation of Symmetric Wafer-to-Wafer Bonding Compesating a Gravity Effect
    Lim, Kyeongbin
    Han, Minsoo
    Jo, Gwanghee
    Yun, Hyeonjun
    Lee, Jewon
    Kim, Jun Hyung
    Seok, SeungDae
    Rhee, Minwoo Daniel
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1480 - 1485
  • [36] LOW-TEMPERATURE, HIGH-STRENGTH, WAFER-TO-WAFER BONDING
    FLEMING, JG
    ROHERTYOSMUN, E
    GODSHALL, NA
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1992, 139 (11) : 3300 - 3302
  • [37] Wafer-to-wafer fusion bonding of oxidized silicon to silicon at low temperatures
    Berthold, A
    Jakoby, B
    Vellekoop, MJ
    SENSORS AND ACTUATORS A-PHYSICAL, 1998, 68 (1-3) : 410 - 413
  • [38] μ-device fabrication and packaging below 300°C utilizing plasma-assisted wafer-to-wafer bonding
    Kirchberger, H
    Pelzer, R
    Farrens, S
    DEVICE AND PROCESS TECHNOLOGIES FOR MICROELECTRONICS, MEMS, AND PHOTONICS IV, 2006, 6037
  • [39] Characterization of Extreme Si Thinning Process for Wafer-to-Wafer Stacking
    Inoue, Fumihiro
    Jourdain, Anne
    De Vos, Joeri
    Sleeckx, Erik
    Beyne, Eric
    Pate, Jash
    Anse, Oliver
    Ashraf, Huma
    Hopkins, Janet
    Thomas, Dave
    Uedono, Akira
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2095 - 2102
  • [40] Plasma Chamber Environment Control to Enhance Bonding Strength for Wafer-to-Wafer Bonding Processing
    Kim, Wooyoung
    Lee, Yongin
    Choi, Wonyoung
    Lim, Kyeongbin
    Moon, BumKi
    Rhee, Daniel Minwoo
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 2008 - 2012