Optimization of negative capacitance junctionless gate-all-around field-effect transistor using asymmetric non-local lateral Gaussian doping

被引:1
|
作者
Han, Ying [1 ]
Lu, Weifeng [1 ]
Wei, Weijie [1 ]
Zhang, Caiyun [1 ]
Chen, Dengke [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Microelect, Hangzhou 310018, Peoples R China
来源
MICROELECTRONICS JOURNAL | 2023年 / 135卷
基金
中国国家自然科学基金;
关键词
GAAFET; Negative capacitance; Junctionless; Non -local lateral Gaussian doping; Asymmetric structures; MOSFETS; LAYER; MODEL; FET;
D O I
10.1016/j.mejo.2023.105760
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technology advancements directed towards Internet-of-Things (IoT) and wearable computing electronics applications are booming in low-power devices, which requires downscaling of power supply voltage without sacrificing the performance of the device. A negative capacitance junctionless gate-all-around field-effect transistor (NC-JL-GAAFET) is investigated using technology computer-aided design (TCAD) simulations to further suppress the short-channel effects and reduce power consumption. Lateral Gaussian doping (LGD), proposed for the NC-JL-GAAFET, is considered its main doping mode. An asymmetric structure with varying lengths of source/ drain extension regions is introduced into non-local LGD NC-JL-GAAFET. The results reveal that the proposed device with a larger length ratio for drain extension region has a higher switching current ratio and lower subthreshold swing. Furthermore, the TCAD simulations validate that the electrical characteristics can be easily optimized by adjusting the ferroelectric (FE) layer thickness on the gate stack. Therefore, an asymmetric nonlocal LGD NC-JL-GAAFET provides a potential scaling solution for the next-generation low-power devices.
引用
下载
收藏
页数:9
相关论文
共 50 条
  • [21] Superior Performance of a Negative-capacitance Double-gate Junctionless Field-effect Transistor with Additional Source-drain Doping
    Zhao, Zhifeng
    Yu, Tianyu
    Si, Peng
    Zhang, Kai
    Lu, Weifeng
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2020, 50 (03): : 169 - 177
  • [22] Simulation of Gate-All-Around Tunnel Field-Effect Transistor with an n-Doped Layer
    Lee, Dong Seup
    Yang, Hong-Seon
    Kang, Kwon-Chil
    Lee, Joung-Eob
    Lee, Jung Han
    Cho, Seongjae
    Park, Byung-Gook
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05) : 540 - 545
  • [23] Analysis of Channel Area Fluctuation Effects of Gate-All-Around Tunnel Field-Effect Transistor
    Kang, Seok Jung
    Park, Jeong-Uk
    Rim, KyungJin
    Kim, Yoon
    Kim, Jang Hyun
    Kim, Garam
    Kim, Sangwan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4409 - 4413
  • [24] Effect of Ga fraction in InGaAs channel on performances of gate-all-around tunneling field-effect transistor
    Kim, Young Jae
    Yoon, Young Jun
    Seo, Jae Hwa
    Lee, Sung Min
    Cho, Seongjae
    Lee, Jung-Hee
    Kang, In Man
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2015, 30 (01)
  • [25] A novel recessed-source negative capacitance gate-all-around tunneling field effect transistor for low-power applications
    Wei, Weijie
    Lu, Weifeng
    Han, Ying
    Zhang, Caiyun
    Chen, Dengke
    MICROELECTRONICS JOURNAL, 2024, 145
  • [26] A single poly-Si gate-all-around junctionless fin field-effect transistor for use in one-time programming nonvolatile memory
    Yeh, Mu-Shih
    Wu, Yung-Chun
    Liu, Kuan-Cheng
    Chung, Ming-Hsien
    Jhan, Yi-Ruei
    Hung, Min-Feng
    Chen, Lun-Chun
    NANOSCALE RESEARCH LETTERS, 2014, 9
  • [27] A single poly-Si gate-all-around junctionless fin field-effect transistor for use in one-time programming nonvolatile memory
    Mu-Shih Yeh
    Yung-Chun Wu
    Kuan-Cheng Liu
    Ming-Hsien Chung
    Yi-Ruei Jhan
    Min-Feng Hung
    Lun-Chun Chen
    Nanoscale Research Letters, 9
  • [28] Gate-Normal Negative Capacitance Tunnel Field-Effect Transistor (TFET) With Channel Doping Engineering
    Kim, Hyun Woo
    Kwon, Daewoong
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 : 278 - 281
  • [29] A Gate-All-Around Tunneling Field-Effect Transistor with SiO2 Core and Si Shell Structure
    He, Xiaomeng
    Shi, Min
    Wang, Cheng
    Zhu, Xiaoan
    Zhang, Xiangyu
    He, Jin
    He, Qingxing
    Du, Caixia
    Zhong, Shengju
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2014, 11 (08) : 1826 - 1832
  • [30] Design Optimization of InAs-Based Gate-All-Around (GAA) Arch-Shaped Tunneling Field-Effect Transistor (TFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Jo, Young-Woo
    Son, Dong-Hyeok
    Cho, Seongjae
    Kwon, Hyuck-In
    Lee, Jung-Hee
    Kang, In Man
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2016, 16 (10) : 10199 - 10203