A 1-GS/s 6-8-b Cryo-CMOS SAR ADC for Quantum Computing

被引:5
|
作者
Kiene, Gerd [1 ]
Overwater, Ramon W. J. [1 ]
Catania, Alessandro [3 ]
Sreenivasulu, Aishwarya Gunaputi [1 ,5 ]
Bruschi, Paolo [3 ]
Charbon, Edoardo [4 ,6 ]
Babaie, Masoud [2 ,7 ]
Sebastiano, Fabio
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CJ Delft, Netherlands
[2] Qutech, NL-2628 CJ Delft, Netherlands
[3] Univ Pisa, Dipartimento Ingn Informaz, Pisa 56126, Italy
[4] Kavli Inst Nanosci, NL-2628 CJ Delft, Netherlands
[5] NXP Semicond, Bengaluru 560045, Karnataka, India
[6] Ecole Polytech Fed Lausanne EPFL, CH-1015 Lausanne, Switzerland
[7] Delft Univ Technol, Dept Microelect, NL-2628 CJ Delft, Netherlands
关键词
Qubit; Cryogenics; Power demand; Analog-digital conversion; Signal to noise ratio; Impedance; Superconducting cables; Analog-to-digital converter (ADC); cryo-CMOS; loop unrolled; quantum computing; SAR; variable common mode; SINGLE-CHANNEL; READOUT; 6-BIT; CALIBRATION; QUBITS; OFFSET; SPEED; SPIN;
D O I
10.1109/JSSC.2023.3237603
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a two-times interleaved, loop-unrolled SAR analog-to-digital converter (ADC) operational from 300 down to 4.2 K. The 6-8-bit resolution and the sampling speed up to 1 GS/s are targeted at digitizing the multi-channel frequency-multiplexed input in a spin-qubit reflectometry readout for quantum computing. To optimize the circuit for the altered device behavior at cryogenic temperatures, a modified common-mode switching scheme is adopted as well as a flexible calibration. The design is implemented in 40-nm CMOS technology and achieves 36.2-dB signal to noise and distortion ratio (SNDR) for Nyquist input at 4.2 K while maintaining a Walden figure of merit (FOMW) of 200 pJ/conv-step (for a 10.8-mW power consumption), including the clock receiver, and 15 pJ/conv-step (for a 0.8-mW power consumption) for just the core ADC. With these specifications, the ADC can support the simultaneous readout of 20 qubit channels with a power consumption of 0.5 mW/qubit, thus advancing toward the full integration of the cryogenic readout for future large-scale quantum processors.
引用
收藏
页码:2016 / 2027
页数:12
相关论文
共 50 条
  • [31] An 8-b 8-GS/s Time-Interleaved SAR ADC With Foreground Offset Calibration in 28nm CMOS
    Yang, Zhanpeng
    Xing, Xinpeng
    Zheng, Xinfa
    Feng, Haigang
    Fu, Hongyan
    Gielen, Georges
    [J]. 2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 181 - 184
  • [32] A Cryo-CMOS DAC-Based 40-Gb/s PAM4 Wireline Transmitter for Quantum Computing
    Fakkel, Niels
    Mortazavi, Mohsen
    Overwater, Ramon W. J.
    Sebastiano, Fabio
    Babaie, Masoud
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (05) : 1433 - 1446
  • [33] A Cryo-CMOS DAC-based 40 Gb/s PAM4 Wireline Transmitter for Quantum Computing Applications
    Fakkel, Niels
    Mortazavi, Mohsen
    Overwater, Ramon
    Sebastiano, Fabio
    Babaie, Masoud
    [J]. 2023 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC, 2023, : 257 - 260
  • [34] A 5-bit 1-GS/s flash-ADC in 0.13-μm CMOS using active interpolation
    Viitala, Olli
    Lindfors, Saska
    Halonen, Kari
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 412 - +
  • [35] A 1 GS/s 10bit SAR ADC with background calibration in 28 nm CMOS
    Qiu, Zheng
    Ouyang, Yudong
    Yang, Lijie
    Sun, Liqi
    [J]. MICROELECTRONICS JOURNAL, 2021, 114
  • [36] A 4GS/s 6b flash ADC in 0.13μm CMOS
    Paulus, C
    Blüthgen, HM
    Löw, M
    Sicheneder, E
    Brüls, N
    Courtois, A
    Tiebout, M
    Thewes, R
    [J]. 2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 420 - 423
  • [37] A 20GS/s 8b ADC with a 1MB memory in 0.18μm CMOS
    Poulton, K
    Neff, R
    Setterberg, B
    Wuppermann, B
    Kopley, T
    Jewett, R
    Pernillo, J
    Tan, C
    Montijo, A
    [J]. 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 318 - +
  • [38] A 43.6-dB SNDR 1-GS/s 3.2-mW SAR ADC With Background-Calibrated Fine and Coarse Comparators in 28-nm CMOS
    Wang, Guanhua
    Sun, Kexu
    Zhang, Qing
    Elahmadi, Salam
    Gui, Ping
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (09) : 1998 - 2007
  • [39] A 16-mW 1-GS/s With 49.6-dB SNDR TI-SAR ADC for Software-Defined Radio in 65-nm CMOS
    Qiu, Lei
    Tang, Kai
    Zheng, Yuanjin
    Siek, Liter
    Zhu, Yan
    U, Seng-Pan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (03) : 572 - 583
  • [40] A 10-bit 1-GS/s 2x-interleaved Timing-Skew Calibration Free SAR ADC
    Hu, Huan-Jui
    Cheng, Yi-Shen
    Chang, Soon-Jyh
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,