A Cryo-CMOS DAC-based 40 Gb/s PAM4 Wireline Transmitter for Quantum Computing Applications

被引:2
|
作者
Fakkel, Niels [1 ]
Mortazavi, Mohsen [1 ]
Overwater, Ramon [1 ]
Sebastiano, Fabio [1 ]
Babaie, Masoud [1 ]
机构
[1] Delft Univ Technol, Delft, Netherlands
关键词
Cryo-CMOS; quantum computing ICs; high-speed DAC; wireline transmitter;
D O I
10.1109/RFIC54547.2023.10186114
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
State-of-the-art quantum computers already comprise hundreds of cryogenic quantum bits (qubits), and prototypes with over 10k qubits are currently being developed. Such large-scale systems require local cryogenic electronics for qubit control and readout, leaving the digital controllers for algorithm execution and quantum error correction (QEC) at room temperature due to the limited cryogenic cooling budget. The entire process, including qubit readout, data transmission, QEC, and algorithm execution, should be completed well within the qubit decoherence time, thus requiring a low-power high-speed communication link between the cryogenic quantum processor and classical processor located at room temperature. To this end, this paper presents the first cryo-CMOS high-speed 4-level pulse amplitude modulation (PAM4) wireline transmitter. Thanks to a power-efficient serializing architecture driving a 6-bit digital-to-analog converter (DAC), the 40-nm CMOS chip achieves a data rate of 40 Gb/s PAM4 with an efficiency of 2.46 pJ/b and a ratio of level mismatch (RLM) of 97.8% at 4.2 K. While demonstrating an energy efficiency comparable to state-of-the-art transmitters in more advanced CMOS nodes, the extremely wide temperature operating range (4.2K - 300 K) will enable future large-scale quantum computers.
引用
收藏
页码:257 / 260
页数:4
相关论文
共 50 条
  • [1] A Cryo-CMOS DAC-Based 40-Gb/s PAM4 Wireline Transmitter for Quantum Computing
    Fakkel, Niels
    Mortazavi, Mohsen
    Overwater, Ramon W. J.
    Sebastiano, Fabio
    Babaie, Masoud
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (05) : 1433 - 1446
  • [2] A 112 Gb/s DAC-Based Duo-Binary PAM4 Transmitter in 28 nm CMOS
    Tang, Zixiang
    Lv, Fangxu
    Shi, Jianjun
    Zhang, Jinwang
    Wei, Jiahang
    Wang, Xinjie
    [J]. ELECTRONICS, 2022, 11 (16)
  • [3] A 40-80 Gb/s PAM4 Wireline Transmitter in 65nm CMOS Technology
    Lv, Fangxu
    Zheng, Xuqiang
    Yuan, Shuai
    Wang, Ziqiang
    He, Yajun
    Zhang, Chun
    Wang, Zhihua
    Lv, Fangxu
    Wang, Jianye
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 539 - 542
  • [4] A 40Gb/s PAM4 Optical DAC Silicon Microring Resonator Modulator Transmitter
    Roshan-Zamir, Ashkan
    Wang, Binhao
    Yu, Kunzhi
    Telaprolu, Shashank
    Li, Cheng
    Seyedi, M. Ashkan
    Fiorentino, Marco
    Beausoleil, Raymond
    Palermo, Samuel
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1089 - 1092
  • [5] A Cryo-CMOS PLL for Quantum Computing Applications
    Gong, Jiang
    Charbon, Edoardo
    Sebastiano, Fabio
    Babaie, Masoud
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (05) : 1362 - 1375
  • [6] Cryo-CMOS Electronics for Quantum Computing Applications
    Charbon, Edoardo
    [J]. IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 1 - 6
  • [7] Cryo-CMOS Electronics for Quantum Computing Applications
    Charbon, Edoardo
    [J]. 49TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2019), 2019, : 1 - 6
  • [8] An 80-Gb/s 44-mW Wireline PAM4 Transmitter
    Chang, Yikun
    Manian, Abishek
    Kong, Long
    Razavi, Behzad
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (08) : 2214 - 2226
  • [9] Cryo-CMOS Circuits and Systems for Quantum Computing Applications
    Patra, Bishnu
    Incandela, Rosario M.
    van Dijk, Jeroen P. G.
    Homulle, Harald A. R.
    Song, Lin
    Shahmohammadi, Mina
    Staszewski, Robert Bogdan
    Vladimirescu, Andrei
    Babaie, Masoud
    Sebastiano, Fabio
    Charbon, Edoardo
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (01) : 309 - 321
  • [10] A 2-40 Gb/s PAM4/NRZ Dual-mode Wireline Transmitter with 4:1 MUX in 65-nm CMOS
    Lv, Fangxu
    Zheng, Xuqiang
    Zhao, Feng
    Wang, Jianye
    Wang, Ziqiang
    Yuan, Shuai
    He, Yajun
    Zhang, Chun
    Wang, Zhihua
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (02) : 270 - 280