A 1-GS/s 6-8-b Cryo-CMOS SAR ADC for Quantum Computing

被引:5
|
作者
Kiene, Gerd [1 ]
Overwater, Ramon W. J. [1 ]
Catania, Alessandro [3 ]
Sreenivasulu, Aishwarya Gunaputi [1 ,5 ]
Bruschi, Paolo [3 ]
Charbon, Edoardo [4 ,6 ]
Babaie, Masoud [2 ,7 ]
Sebastiano, Fabio
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CJ Delft, Netherlands
[2] Qutech, NL-2628 CJ Delft, Netherlands
[3] Univ Pisa, Dipartimento Ingn Informaz, Pisa 56126, Italy
[4] Kavli Inst Nanosci, NL-2628 CJ Delft, Netherlands
[5] NXP Semicond, Bengaluru 560045, Karnataka, India
[6] Ecole Polytech Fed Lausanne EPFL, CH-1015 Lausanne, Switzerland
[7] Delft Univ Technol, Dept Microelect, NL-2628 CJ Delft, Netherlands
关键词
Qubit; Cryogenics; Power demand; Analog-digital conversion; Signal to noise ratio; Impedance; Superconducting cables; Analog-to-digital converter (ADC); cryo-CMOS; loop unrolled; quantum computing; SAR; variable common mode; SINGLE-CHANNEL; READOUT; 6-BIT; CALIBRATION; QUBITS; OFFSET; SPEED; SPIN;
D O I
10.1109/JSSC.2023.3237603
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a two-times interleaved, loop-unrolled SAR analog-to-digital converter (ADC) operational from 300 down to 4.2 K. The 6-8-bit resolution and the sampling speed up to 1 GS/s are targeted at digitizing the multi-channel frequency-multiplexed input in a spin-qubit reflectometry readout for quantum computing. To optimize the circuit for the altered device behavior at cryogenic temperatures, a modified common-mode switching scheme is adopted as well as a flexible calibration. The design is implemented in 40-nm CMOS technology and achieves 36.2-dB signal to noise and distortion ratio (SNDR) for Nyquist input at 4.2 K while maintaining a Walden figure of merit (FOMW) of 200 pJ/conv-step (for a 10.8-mW power consumption), including the clock receiver, and 15 pJ/conv-step (for a 0.8-mW power consumption) for just the core ADC. With these specifications, the ADC can support the simultaneous readout of 20 qubit channels with a power consumption of 0.5 mW/qubit, thus advancing toward the full integration of the cryogenic readout for future large-scale quantum processors.
引用
收藏
页码:2016 / 2027
页数:12
相关论文
共 50 条
  • [1] A 1GS/s 6-to-8b 0.5mW/Qubit Cryo-CMOS SAR ADC for Quantum Computing in 40nm CMOS
    Kiene, Gerd
    Catania, Alessandro
    Overwater, Ramon
    Bruschi, Paolo
    Charbon, Edoardo
    Babaie, Masoud
    Sebastiano, Fabio
    [J]. 2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 214 - +
  • [2] A 6-bit 1-GS/s Two-Step SAR ADC in 40-nm CMOS
    Tai, Hung-Yen
    Tsai, Cheng-Hsueh
    Tsai, Pao-Yang
    Chen, Hung-Wei
    Chen, Hsin-Shu
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 339 - 343
  • [3] Cryogenic Comparator Characterization and Modeling for a Cryo-CMOS 7b 1-GSa/s SAR ADC
    Kiene, Gerd
    Sreenivasulu, Aishwarya Gunaputi
    Overwater, Ramon W. J.
    Babaie, Masoud
    Sebastiano, Fabio
    [J]. ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 53 - 56
  • [4] A 1-GS/s 6-bit Flash ADC in 90 nm CMOS
    Shaker, Mohamed O.
    Gosh, Soumik
    Bayoumi, Magdy A.
    [J]. 2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 144 - 147
  • [5] A 1-GS/s CMOS 6-bit flash ADC with an offset calibrating method
    Chang, Chih-Hsiang
    Hsiao, Chih-Yi
    Yang, Ching-Yuan
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 232 - 235
  • [6] A 6-b 1-GS/s 30-mW ADC in 90-nm CMOS Technology
    Lien, Yuan-Ching
    Lee, Jri
    [J]. 2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 45 - 48
  • [7] A 8-Bit 1-GS/s Subranged ADC in 65-nm CMOS Process
    Chen, Hsin-Liang
    Yang, Shu-Chuan
    [J]. 2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 40 - 43
  • [8] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Li Lin
    Junyan Ren
    Kai Zhu
    Fan Ye
    [J]. Analog Integrated Circuits and Signal Processing, 2009, 58 : 71 - 76
  • [9] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Lin, Li
    Ren, Junyan
    Zhu, Kai
    Ye, Fan
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (01) : 71 - 76
  • [10] AN 8-BIT 1-GS/S FLASH-ASSISTED TIME-INTERLEAVED SAR ADC
    Xiang, Jixuan
    Chen, Huabin
    Chen, Chixiao
    Ye, Fan
    Xu, Jun
    Ren, Junyan
    [J]. 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,