Design Strategies of 40 nm Split-Gate NOR Flash Memory Device for Low-Power Compute-in-Memory Applications

被引:1
|
作者
Yook, Chan-Gi [1 ]
Kim, Jung Nam [2 ]
Kim, Yoon [2 ]
Shim, Wonbo [1 ]
机构
[1] Seoul Natl Univ Sci & Technol, Dept Elect & Informat Engn, Seoul 01811, South Korea
[2] Univ Seoul, Sch Elect & Comp Engn, Seoul 02504, South Korea
关键词
compute-in-memory (CIM); NOR flash; split-gate NOR flash; device optimization; artificial intelligence; convolutional neural network; TCAD simulation; INFERENCE; RRAM; CMOS;
D O I
10.3390/mi14091753
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The existing von Neumann architecture for artificial intelligence (AI) computations suffers from excessive power consumption and memory bottlenecks. As an alternative, compute-in-memory (CIM) technology has been emerging. Among various CIM device candidates, split-gate NOR flash offers advantages such as a high density and low on-state current, enabling low-power operation, and benefiting from a high level of technological maturity. To achieve high energy efficiency and high accuracy in CIM inference chips, it is necessary to optimize device design by targeting low power consumption at the device level and surpassing baseline accuracy at the system level. In split-gate NOR flash, significant factors that can cause CIM inference accuracy drop are the device conductance variation, caused by floating gate charge variation, and a low on-off current ratio. Conductance variation generally has a trade-off relationship with the on-current, which greatly affects CIM dynamic power consumption. In this paper, we propose strategies for designing optimal devices by adjusting oxide thickness and other structural parameters. As a result of setting Tox,FG to 13.4 nm, TIPO to 4.6 nm and setting other parameters to optimal points, the design achieves erase on-current below 2 & mu;A, program on-current below 10 pA, and off-current below 1 pA, while maintaining an inference accuracy of over 92%.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] A 55 nm Logic-Process-Compatible, Split-Gate Flash Memory Array Fully Demonstrated at Automotive Temperature with High Access Speed and Reliability
    Do, Nhan
    Tee, Latt
    Hariharan, Santosh
    Lemke, Steven
    Tadayoni, Mandana
    Yang, Will
    Wu, M. T.
    Kim, Jinho
    Chen, Yueh-Hsin
    Su, Chien-Sheng
    Tiwari, Vipin
    Zhou, Stephen
    Qian, Rodger
    Yue, Ian
    2015 IEEE 7TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2015, : 46 - 48
  • [32] First Study of P-Channel Vertical Split-Gate Flash Memory Device with Various Electron and Hole Injection Methods and Potential Future Possibility to Enable Functional Memory Circuits
    Sung, Cheng-Lin
    Lue, Hang-Ting
    Chen, Wei-Chen
    Hsu, Tzu-Hsuan
    Wang, Keh-Chung
    Lu, Chih-Yuan
    2021 IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2021, : 56 - 59
  • [33] Design and Test of a Low-Power 90nm Xor/Xnor Gate for Cryptographic Applications
    Tena-Sanchez, Erica
    Castro, Javier
    Acosta, Antonio J.
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [34] Device design of direct tunneling memory (DTM) using technology computer aided design (TCAD) for low-power RAM applications
    Tashiro, H
    Tsunoda, K
    Sato, A
    Nakanishi, T
    Tanaka, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2137 - 2141
  • [35] Device design of direct tunneling memory (DTM) using technology computer aided design (TCAD) for low-power RAM applications
    Tashiro, Hiroko
    Tsunoda, Kouji
    Sato, Akira
    Nakanishi, Toshiro
    Tanaka, Hitoshi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2005, 44 (4 B): : 2137 - 2141
  • [36] Different Configuration of Low-Power Memory Design Using Capacitance Scaling on 28-nm Field-Programmable Gate Array
    Kaur, Inderpreet
    Rohilla, Lakshay
    Nagpal, Alisha
    Pandey, Bishwajeet
    Sharma, Sanchit
    SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 151 - 161
  • [37] 26 kbit two transistor low voltage/low power NOR charge trapping flash memory with HfSiON and TiN metal gate
    Golubovic, D. S.
    van Duuren, M. J.
    Boutchich, M.
    Akil, N.
    2008 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 60 - 61
  • [38] Novel vertical channel double gate structures for high density and low power flash memory applications
    Huang Ru
    Zhou FaLong
    Cai YiMao
    Wu DaKe
    Zhang Xing
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2008, 51 (06): : 799 - 806
  • [39] Novel vertical channel double gate structures for high density and low power flash memory applications
    Ru Huang
    FaLong Zhou
    YiMao Cai
    DaKe Wu
    Xing Zhang
    Science in China Series F: Information Sciences, 2008, 51 : 799 - 806