Simulation Acceleration of Bit Error Rate Prediction and Yield Optimization of 3D V-NAND Flash Memory

被引:0
|
作者
Kim, Yohan [1 ,2 ]
Kim, Soyoung [3 ]
机构
[1] Sungkyunkwan Univ, Coll Informat & Commun Engn, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect, Innovat Ctr, Computat Sci & Engn Team, Suwon 16677, South Korea
[3] Sungkyunkwan Univ, Coll Informat & Commun Engn, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
Acceleration; artificial neural network; bit error rate; circuit simulation; compact model; GIDL-assisted erase; machine learning; pathfinding; read margin; V-NAND flash memory; ERASE;
D O I
10.1109/ACCESS.2023.3309649
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
When designing 3D V-NAND technologies with a gate induced drain leakage (GIDL) assisted erase scheme, many experiments must be conducted to determine the optimal GIDL design targets to achieve fast erase performance and secure yield characteristics. However, only a limited amount of data can be used since V-NAND processes are time-consuming and expensive in the early stage of development. TCAD and numerical methods also require a considerable amount of time and effort to calculate bit error rate (BER), and it is impossible to explore the entire design spaces in time. In this paper, we propose a novel simulation acceleration technique for bit error rate prediction and yield optimization in 3D V-NAND technology. This acceleration framework includes a machine learning (ML)-based compact model for the lognormal variability of GIDL currents and a physics-inspired slow cell model for the read margin reduction. Using a combination of these models with efficient Monte Carlo (MC) circuit simulations, we can accurately estimate threshold voltage (V-th) distributions to explore the entire design spaces using a limited amount of data. Based on the proposed technique, the predictive model achieves high accuracy in the current 176-layer V-NAND technology, and it also provides high scalability with respect to GIDL transistor geometries, temperatures, supply voltages, variabilities, and the number of stacking layers. Moreover, a contour map of bit error rate is newly introduced for the efficient design space exploration and read margin prediction. Therefore, the results indicate that the proposed framework can be further extended to large-scale experimental data and new architectures to accelerate the yield optimization in next-generation 3D V-NAND flash memory development.
引用
收藏
页码:93956 / 93967
页数:12
相关论文
共 50 条
  • [1] Error Generation for 3D NAND Flash Memory
    Liu, Weihua
    Wu, Fei
    Meng, Songmiao
    Chen, Xiang
    Xie, Changsheng
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 56 - 59
  • [2] On Die Bit Error Rate Estimator for NAND Flash Memory
    Kaynak, Mustafa N.
    Khayat, Patrick R.
    Parthasarathy, Sivagnanam
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (07) : 772 - 776
  • [3] High-Precision Error Bit Prediction for 3D QLC NAND Flash Memory: Observations, Analysis, and Modeling
    Yang, Guangkuo
    Zhang, Meng
    Guo, Peng
    Zhan, Xuepeng
    Yang, Shaoqi
    Zhao, Xiaohuan
    Guo, Xinyi
    Sang, Pengpeng
    Wu, Jixuan
    Wu, Fei
    Chen, Jiezhi
    IEEE TRANSACTIONS ON COMPUTERS, 2025, 74 (04) : 1392 - 1404
  • [4] Self-Heating Effects in 3-D Vertical-NAND (V-NAND) Flash Memory
    Yun, Gyeong-Jun
    Yun, Dae-Hwan
    Park, Jun-Young
    Kim, Seong-Yeon
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5505 - 5510
  • [5] Optimization of Performance and Reliability in 3D NAND Flash Memory
    Ouyang, Yingjie
    Xia, Zhiliang
    Yang, Tao
    Shi, Dandan
    Zhou, Wenxi
    Huo, Zongliang
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (06) : 840 - 843
  • [6] A 512Gb 3b/cell 64-Stacked WL 3D V-NAND Flash Memory
    Kim, Chulbum
    Cho, Ji-Ho
    Jeong, Woopyo
    Park, Il-han
    Park, Hyun-Wook
    Kim, Doo-Hyun
    Kang, Daewoon
    Lee, Sunghoon
    Lee, Ji-Sang
    Kim, Wontae
    Park, Jiyoon
    Ahn, Yang-lo
    Lee, Jiyoung
    Lee, Jong-hoon
    Kim, Seungbum
    Yoon, Hyun-Jun
    Yu, Jaedoeg
    Choi, Nayoung
    Kwon, Yelim
    Kim, Nahyun
    Jang, Hwajun
    Park, Jonghoon
    Song, Seunghwan
    Park, Yongha
    Bang, Jinbae
    Hong, Sangki
    Jeong, Byunghoon
    Kim, Hyun-Jin
    Lee, Chunan
    Min, Young-Sun
    Lee, Inryul
    Kim, In-Mo
    Kim, Sung-Hoon
    Yoon, Dongkyu
    Kim, Ki-Sung
    Choi, Youngdon
    Kim, Moosung
    Kim, Hyunggon
    Kwak, Pansuk
    Ihm, Jeong-Don
    Byeon, Dae-Seok
    Lee, Jin-yub
    Park, Ki-Tae
    Kyung, Kye-hyun
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 202 - 202
  • [7] Characterization and Analysis of Bit Errors in 3D TLC NAND Flash Memory
    Papandreou, Nikolaos
    Pozidis, Haralampos
    Parnell, Thomas
    Ioannou, Nikolas
    Pletka, Roman
    Tomic, Sasa
    Breen, Patrick
    Tressler, Gary
    Fry, Aaron
    Fisher, Timothy
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [8] A Process-Aware Compact Model for GIDL-Assisted Erase Optimization of 3-D V-NAND Flash Memory
    Kim, Yohan
    Kim, SoYoung
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (04) : 1664 - 1670
  • [9] Threshold Voltage Variations of 3D V-NAND Flash Memory Devices Due to Different Positions and Angles of the Single Grain Boundary
    Lee, Jun Gyu
    Yoo, Keon-Ho
    Kim, Tae Whan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (10) : 7236 - 7239
  • [10] Modeling and Optimization of Array Leakage in 3D NAND Flash Memory
    Song, Yu-jie
    Xia, Zhi-liang
    Hua, Wen-yu
    Liu, Fan-dong
    Huo, Zong-liang
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 120 - 121