A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology

被引:1
|
作者
陈虎 [1 ]
陆波 [1 ]
邵轲 [1 ]
夏玲琍 [1 ]
黄煜梅 [1 ]
洪志良 [1 ]
机构
[1] State Key Laboratory of ASIC & System,Fudan University
基金
国家高技术研究发展计划(863计划);
关键词
PLL; in-band noise; dynamic mismatch; RMS jitter;
D O I
暂无
中图分类号
TN432 [场效应型];
学科分类号
080903 ; 1401 ;
摘要
A 4224 MHz phase-locked loop(PLL) is implemented in 0.13μm CMOS technology.A dynamic phase frequency detector is employed to shorten the delay reset time so as to minimize the noise introduced by the charge pump.Dynamic mismatch of charge pump is considered.By balancing the switch signals of the charge pump,a good dynamic matching characteristic is achieved.A high-speed digital frequency divider with balanced input load is also designed to improve in-band phase noise performance.The 4224 MHz PLL achieves phase noises of-94 dBc/Hz and -114.4 dBc/Hz at frequency offsets of 10 kHz and 1 MHz,respectively.The integrated RMS jitter of the PLL is 0.57 ps (100 Hz to 100 MHz) and the PLL has a reference spur of -63 dB with the second order passive low pass filter.
引用
收藏
页码:46 / 50
页数:5
相关论文
共 50 条
  • [1] A 4224 MHz low jitter phase-locked loop in 0.13-mu m CMOS technology
    Chen Hu
    Lu Bo
    Shao Ke
    Xia Lingli
    Huang Yumei
    Hong Zhiliang
    [J]. JOURNAL OF SEMICONDUCTORS, 2010, 31 (01)
  • [2] A low spur,low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology
    梅年松
    孙瑜
    陆波
    潘姚华
    黄煜梅
    洪志良
    [J]. Journal of Semiconductors, 2011, 32 (03) : 100 - 104
  • [3] A 50-GHz phase-locked loop in 0.13-μm CMOS
    Cao, Changhua
    Ding, Yanping
    Kenneth, K. O.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) : 1649 - 1656
  • [4] A low spur, low jitter 10-GHz phase-locked loop in 0.13-mu m CMOS technology
    Mei Niansong
    Sun Yu
    Lu Bo
    Pan Yaohua
    Huang Yumei
    Hong Zhiliang
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)
  • [5] A Low-Noise and Low-Power Frequency Synthesizer Using Offset Phase-Locked Loop in 0.13-μm CMOS
    Park, PyoungWon
    Park, Dongmin
    Cho, SeongHwan
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (01) : 52 - 54
  • [6] An 18.7mW 10-GHz Phase-Locked Loop Circuit in 0.13-μm CMOS
    Tseng, I-Wei
    Wu, Jen-Ming
    [J]. 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 227 - 230
  • [7] A 5-GHz Fractional-N Phase-Locked Loop With Spur Reduction Technique in 0.13-μm CMOS
    Chiu, Wei-Hao
    Cheng, Chien-Yuan
    Lin, Tsung-Hsien
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2996 - 2999
  • [8] A 20-GHz phase-locked loop for 40-Gb/s serializing transmitter in 0.13-μm CMOS
    Kim, J
    Kim, JK
    Lee, BJ
    Kim, N
    Jeong, DK
    Kim, W
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (04) : 899 - 908
  • [9] A Radiation-Tolerant Ring Oscillator Phase-Locked Loop in 0.13μm CMOS
    Chen, Lei
    Wen, Xiaoke
    You, Yang
    Huang, Deping
    Li, Changzhi
    Chen, Jinghong
    [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 13 - 16
  • [10] A 62-6601GHz phase-locked loop in 0.13um CMOS technology
    Tsai, Kun-Hung
    Liu, Shen-Iuan
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 113 - +