Soft Error-Tolerant and Highly Stable Low-Power SRAM for Satellite Applications

被引:0
|
作者
Oh, Jong-Yeob [1 ]
Jo, Sung-Hun [1 ]
机构
[1] Tech Univ Korea, Dept Nano & Semicond Engn, Shihung 15073, South Korea
来源
APPLIED SCIENCES-BASEL | 2025年 / 15卷 / 01期
关键词
critical charge; low-power; read stability; satellite applications; single-event multi-node upsets (SEMNUs); single-event upset (SEU); soft error-tolerant; write stability; CELL;
D O I
10.3390/app15010375
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
As CMOS technology has advanced, the transistor integration density of static random-access memory (SRAM) cells has increased. This has led to a reduction in the critical charge of sensitive nodes, making the SRAM cells more susceptible to soft errors. When high-energy particles in space strike the sensitive nodes of an SRAM cell, a single-event upset (SEU) can occur, altering the stored data. Additionally, the charge-sharing effect between transistors can cause single-event multi-node upsets (SEMNUs). To address these challenges, this paper proposes a radiation-hardened 16T SRAM cell optimized for stability and power, referred to as RHSP16T. The performance of the proposed RHSP16T cell was compared with other radiation-hardened SRAM cells, including QUC-CE12T, WE-QUATRO, RHBD10T, RHD12T, and RSP14T. Simulation results indicate that the proposed RHSP16T cell exhibits higher read and write stability, along with lower-leakage power consumption. compared with all other cells. This demonstrates that RHSP16T ensures high reliability for stored data. Furthermore, EQM results show that the RHSP16T cell outperformed the compared designs in overall SRAM cell performance. The proposed integrated circuit was implemented in a 90 nm CMOS process and operated on 1 V supply voltage.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] A New Low-Power Soft-Error Tolerant SRAM Cell
    Axelos, Nicholas
    Pekmestzi, Kiamal
    Moschopoulos, Nikolaos
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 399 - 404
  • [2] A Novel Low Power Consumption Soft Error-tolerant Latch
    Zhang Z.
    Zhou Y.
    Liu J.
    Cheng X.
    Xie G.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2017, 39 (10): : 2520 - 2525
  • [3] Error-tolerant SRAM design for ultra-low power standby operation
    Qin, Huifang
    Kumar, Animesh
    Ramchandran, Kannan
    Rabaey, Jan
    Ishwar, Prakash
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 30 - +
  • [4] A Design of Highly Stable and Low-Power SRAM Cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    Yalla, Navyavani
    ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 281 - 289
  • [5] A low-power soft error tolerant latch scheme
    Tajima, Saki
    Shi, Youhua
    Togawa, Nozomu
    Yanagisawa, Masao
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [6] Low-Power Enhanced Error-Tolerant Adder for Medical Image Processing Subsystems
    Ravichandran, C. G.
    Venkateshbabu, S.
    JOURNAL OF MEDICAL IMAGING AND HEALTH INFORMATICS, 2016, 6 (06) : 1430 - 1434
  • [7] An Enhanced Low-Power High-Speed Adder For Error-Tolerant Application
    Zhu, Ning
    Goh, Wang Ling
    Yeo, Kiat Seng
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 400 - 403
  • [8] Design and Evaluation of Approximate Logarithmic Multipliers for Low Power Error-Tolerant Applications
    Liu, Weiqiang
    Xu, Jiahua
    Wang, Danye
    Wang, Chenghua
    Montuschi, Paolo
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (09) : 2856 - 2868
  • [9] A robust multi-bit soft-error immune SRAM cell for low-power applications
    Abbasian, Erfan
    Sofimowloodi, Sobhan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (01) : 49 - 66
  • [10] A robust multi-bit soft-error immune SRAM cell for low-power applications
    Erfan Abbasian
    Sobhan Sofimowloodi
    Analog Integrated Circuits and Signal Processing, 2023, 115 : 49 - 66