Analysis of typical high speed link based on Through Silicon Via in three-dimensional Integration System

被引:3
|
作者
Hao, Wen [1 ]
Song, LiZhen [1 ]
Jie, LiBing [1 ]
Na, LinXue [1 ]
Min, Miao [1 ]
机构
[1] Beijing Informat Sci & Technol Univ, Key Lab Informat & Commun Syst, Acad Smart IC & Networks, Minist Informat Ind, Beijing, Peoples R China
关键词
Through Silicon Via (TSV); Signal integrity; High speed link;
D O I
10.1109/ICEPT56209.2022.9873327
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the continuous development of the three-dimensional integrated circuits technology, high-speed link design is particularly critical for system performance improving. The interconnect network based on TSV can realize high-speed signal transmission pathway in the encapsulation level microsystem constructed by three-dimensional integration, which is of great value for the realization of highperformance computing, high speed and large capacity Internet of Things applications. This paper studies the typical link structure modeling based on Through Silicon Via (TSV). Models of two ports, six ports and eight ports cross layer highspeed link are established and simulated. PAD, RDL, TSV, transfer layer and package layer are all taking into consideration in the models. Crosstalk between adjacent lines under GS (ground-signal) transmission mode is analyzed by comparing S parameters, eye charts, electric field performance, etc. corresponding to the number of different ports, so as to achieve low crosstalk and wiring density. The capacitive coupling parameters caused by micron-level interconnect spacing and inductive coupling parameters caused by micron-level interconnect length and line width are extracted, and the equivalent circuit model of RLGC composed of distributed parameters resistance (R), inductance (L), conductance (G) and capacitance (C) is established. The signal integrity is further verified considering the influence of crosstalk and coupling. In addition, the high-speed link structure is drawn and fabricated on the PCB board. The transmission performance is measured and compared with the simulation data to determine the feasibility of the link. This work provides different port design schemes for high-speed link signal integrity design, and provides theoretical guidance and basis for practical engineering.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Three-dimensional imaging lidar system based on high speed pseudorandom modulation and photon counting
    Zhang, Yufei
    He, Yan
    Yang, Fang
    Luo, Yuan
    Chen, Weibiao
    CHINESE OPTICS LETTERS, 2016, 14 (11)
  • [32] Three-dimensional imaging lidar system based on high speed pseudorandom modulation and photon counting
    张宇飞
    贺岩
    杨芳
    罗远
    陈卫标
    Chinese Optics Letters, 2016, 14 (11) : 57 - 61
  • [33] High-speed Cu-CMP for three-dimensional chip stacking with Si through-via
    Taguchi, Y
    Hoshino, M
    Takahashi, K
    ADVANCED METALLIZATION CONFERENCE 2003 (AMC 2003), 2004, : 627 - 632
  • [34] High speed three-dimensional laser sensor
    Bursanescu, L
    Bursanescu, M
    Hamdi, M
    Blais, F
    Green, D
    THREE-DIMENSIONAL IMAGE CAPTURE AND APPLICATIONS III, 2000, 3958 : 19 - 26
  • [35] High-speed, three-dimensional kinematic analysis of the normal wrist
    Patterson, RM
    Nicodemus, CL
    Viegas, SF
    Elder, KW
    Rosenblatt, J
    JOURNAL OF HAND SURGERY-AMERICAN VOLUME, 1998, 23A (03): : 446 - 453
  • [36] Through-silicon-via insertion for performance optimization in three-dimensional integrated circuits
    Qian, Libo
    Zhu, Zhangming
    Yang, Yintang
    MICROELECTRONICS JOURNAL, 2012, 43 (02) : 128 - 133
  • [37] A thermal model for top layer of three-dimensional integrated circuits with through silicon via
    Wang, F. (cicy4@hotmail.com), 1600, Editorial Board of Chinese Journal of Computational (29):
  • [38] Through silicon via filling methods with metal/polymer composite for three-dimensional LSI
    Horvath, Barbara
    Kawakita, Jin
    Chikyow, Toyohiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (06)
  • [39] Three-dimensional integration of silicon-on-insulator RF amplifier
    Chen, C. L.
    Chen, C. K.
    Yost, D. -R.
    Knecht, J. M.
    Wyatt, P. W.
    Burns, J. A.
    Warner, K.
    Gouker, P. M.
    Healey, P.
    Wheeler, B.
    Keast, C. L.
    ELECTRONICS LETTERS, 2008, 44 (12) : 746 - U139
  • [40] Low temperature silicon circuit layering for three-dimensional integration
    Kim, SK
    Xue, L
    Tiwari, S
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 136 - 138