A Subcircuit Matching Approach to Structural Analog Circuit Model Generation and Sizing

被引:0
|
作者
Zhang, Xisheng [1 ]
Li, Mingzhen [1 ]
Xie, Qixu [1 ]
Shi, Guoyong [1 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Micronanoelect, Shanghai, Peoples R China
基金
国家重点研发计划;
关键词
analog design automation; circuit matching; Op Amp; LDO; macromodel; sizing; COMPENSATION;
D O I
10.1109/ISEDA62518.2024.10617871
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we study an application of Ohlrich's SubGemini algorithm, a subcircuit matching algorithm, to structural modeling and sizing of CMOS analog integrated circuits with emphasis on multiple-stage circuits including Op Amps and low-dropout (LDO) regulators. Structural modeling can help the design of multiple-stage circuits by introducing structural reduction, structural constraint, and structural mapping, enabling design automation in this field with a traceable circuit manipulation track. Given the fact that a large number of CMOS transistor-level components (cells) are frequently used in analog integrated circuit, we propose to create a library for such commonly used cells and develop a hierarchical subcircuit matching engine (by an adaptation of the SubGemini algorithm) to decompose structurally an analog circuit into a cell form assembly. This work can also be considered a structural circuit recognition work, which can be applied to fast macromodel generation and sizing constraint generation. Procedural details are presented and applications are demonstrated.
引用
收藏
页码:131 / 136
页数:6
相关论文
共 50 条
  • [21] Heuristic approach to circuit sizing problem
    Puhan, J
    Burmen, A
    Tuma, T
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2003, 33 (03): : 149 - 156
  • [22] Variation-aware Analog Circuit Sizing with Classifier Chains
    Wu, Zhengfeng
    Savidis, Ioannis
    2021 ACM/IEEE 3RD WORKSHOP ON MACHINE LEARNING FOR CAD (MLCAD), 2021,
  • [23] Analog circuit sizing based on Evolutionary Algorithms and deep learning
    Lberni, Abdelaziz
    Marktani, Malika Alami
    Ahaitouf, Abdelaziz
    Ahaitouf, Ali
    EXPERT SYSTEMS WITH APPLICATIONS, 2024, 237
  • [24] Analog circuit sizing with constraint programming modeling and minimax optimization
    Leyn, F
    Daems, W
    Gielen, G
    Sansen, W
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1500 - 1503
  • [25] Post-layout simulation driven analog circuit sizing
    Gao, Xiaohan
    Zhang, Haoyi
    Ye, Siyuan
    Liu, Mingjie
    Pan, David Z.
    Shen, Linxiao
    Wang, Runsheng
    Lin, Yibo
    Huang, Ru
    SCIENCE CHINA-INFORMATION SCIENCES, 2024, 67 (04)
  • [26] Analog RF Circuit Sizing by a Cascade of Shallow Neural Networks
    Beaulieu, Philippe-Olivier
    Dumesnil, Etienne
    Nabki, Frederic
    Boukadoum, Mounir
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 4391 - 4401
  • [27] An Error Bound Particle Swarm Optimization for Analog Circuit Sizing
    Shreeharsha, K. G.
    Siddharth, R. K.
    Vasantha, M. H.
    Kumar, Y. B. Nithin
    IEEE ACCESS, 2024, 12 : 50126 - 50136
  • [28] Post-layout simulation driven analog circuit sizing
    Xiaohan GAO
    Haoyi ZHANG
    Siyuan YE
    Mingjie LIU
    David Z.PAN
    Linxiao SHEN
    Runsheng WANG
    Yibo LIN
    Ru HUANG
    ScienceChina(InformationSciences), 2024, 67 (04) : 289 - 300
  • [29] Inversion Coefficient Optimization Assisted Analog Circuit Sizing Tool
    Afacan, Engin
    Dundar, Gunhan
    2017 14TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2017,
  • [30] CALT: Classification with Adaptive Labeling Thresholds for Analog Circuit Sizing
    Wu, Zhengfeng
    Savidis, Ioannis
    PROCEEDINGS OF THE 2020 ACM/IEEE 2ND WORKSHOP ON MACHINE LEARNING FOR CAD (MLCAD '20), 2020, : 49 - 54