3D Nano Hafnium-Based Ferroelectric Memory Vertical Array for High-Density and High-Reliability Logic-In-Memory Application

被引:0
|
作者
Yu, Jiajie [1 ]
Wang, Tianyu [2 ,3 ,4 ]
Lu, Chen [1 ]
Li, Zhenhai [1 ]
Xu, Kangli [1 ]
Liu, Yongkai [1 ]
Song, Yifan [1 ]
Meng, Jialin [1 ,3 ]
Zhu, Hao [1 ,3 ]
Sun, Qingqing [1 ,3 ]
Zhang, David Wei [1 ,3 ]
Chen, Lin [1 ,3 ,5 ]
机构
[1] Fudan Univ, Sch Microelect, State Key Lab Integrated Chips & Syst, Shanghai 200433, Peoples R China
[2] Shandong Univ, Sch Integrated Circuits, Jinan 250100, Peoples R China
[3] Natl Integrated Circuit Innovat Ctr, Shanghai 201203, Peoples R China
[4] Fudan Univ, Key Lab Computat Neurosci & Brain Inspired Intelli, Minist Educ, Shanghai 200433, Peoples R China
[5] Shaoxin Lab, Shaoxing 312000, Peoples R China
基金
中国博士后科学基金; 国家重点研发计划;
关键词
3D stacked memory array; computing-in-memory; hafnium-based ferroelectric memory; high density; high reliability; MECHANISMS; CAPACITORS; JUNCTIONS; NETWORK; DESIGN; FILMS;
D O I
10.1002/aelm.202400438
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A new type of ferroelectric memory device with high reliability and complementary metal-oxide-semiconductor (CMOS) compatibility characteristics is an important condition for achieving integrated memory and computing chips. Here, 3D stacked ferroelectric memory devices based on ferroelectric materials of HfO2 are fabricated. The device exhibits high speed (50 ns), low read voltage (0.5 V), and great reliability with no substantial degradation after 1010 cycles and a 10-years data retention at 85 degrees C. The IMP and NAND logic are achieved with stable memory window (>200 mV) across the vertical devices' interconnection. On this basis, combining with the traditional CMOS logic device, multiple combination logic functions containing NOT, AND, and NOR are achieved by simulation. The collaboration of devices in the vertical direction providing the possibility of combining multi-bit logic in memory functions and paves the way for the implementation of high-density, high-reliability, and low-energy consumption computing-in-memory chips compatible with the CMOS technology.
引用
收藏
页数:11
相关论文
共 50 条
  • [31] Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory
    Maosong Xie
    Yueyang Jia
    Chen Nie
    Zuheng Liu
    Alvin Tang
    Shiquan Fan
    Xiaoyao Liang
    Li Jiang
    Zhezhi He
    Rui Yang
    Nature Communications, 14
  • [32] A Multilevel FeFET Memory Device based on Laminated HSO and HZO Ferroelectric Layers for High-Density Storage
    Ali, T.
    Polakowski, P.
    Kuhnel, K.
    Czernohorsky, M.
    Kaempfe, T.
    Rudolph, M.
    Paetzold, B.
    Lehninger, D.
    Mueller, F.
    Olivo, R.
    Lederer, M.
    Hoffmann, R.
    Steinke, P.
    Zimmermann, K.
    Muehle, U.
    Seidel, K.
    Mueller, J.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [33] Multibit Ferroelectric FET Based on Nonidentical Double HfZrO2 for High-Density Nonvolatile Memory
    Liao, C. -Y.
    Hsiang, K. -Y.
    Hsieh, F. -C.
    Chiang, S. -H.
    Chang, S. -H.
    Liu, J. -H.
    Lou, C. -F.
    Lin, C. -Y.
    Chen, T. -C.
    Chang, C. -S.
    Lee, M. H.
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (04) : 617 - 620
  • [34] Innovative Programming Approaches to Address Z-Interference in High-Density 3D NAND Flash Memory
    Choi, Yu Jin
    Hong, Seul Ki
    Park, Jong Kyung
    ELECTRONICS, 2024, 13 (16)
  • [35] A 3D RRAM Using Stackable 1TXR Memory Cell for High Density Application
    Zhang, Ji
    Ding, Yiqing
    Xue, Xiaoyong
    Gangjin
    Wu, Yuxin
    Xie, Yufeng
    Lin, Yinyin
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 917 - 920
  • [36] Vertical Structure NAND Flash array integration with paired FinFET multi-bit scheme for high-density NAND Flash memory application
    Koo, June-Mo
    Yoon, Tae-Eung
    Lee, Taehee
    Byun, Sungjae
    Jin, Young-Gu
    Kim, Wonjoo
    Kim, Sukpil
    Park, Jongbong
    Cho, Junseok
    Choe, Jeong-Dong
    Lee, Choong-Ho
    Lee, Jong Jin
    Han, Je-Woo
    Kang, Yunseung
    Park, Sangjun
    Kwon, Byoungho
    Jung, Yong-Ju
    Yoo, Inkyoung
    Park, Yoondong
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 93 - +
  • [37] A High-Density Memory Design Based on Self-Aligned Tunneling Window for Large-Capacity Memory Application
    Wang, Chen
    Zhao, Xiuli
    Liu, Hao
    Chao, Xin
    Zhu, Hao
    Sun, Qingqing
    ELECTRONICS, 2021, 10 (16)
  • [38] Individual Control and Quantification of 3D Spheroids in a High-Density Microfluidic Droplet Array
    Tomasi, Raphael F-X
    Sart, Sebastien
    Champetier, Tiphaine
    Baroud, Charles N.
    CELL REPORTS, 2020, 31 (08):
  • [39] HfO2-based FeFET and FTJ for Ferroelectric-Memory Centric 3D LSI towards Low-Power and High-Density Storage and AI Applications
    Saitoh, Masumi
    Ichihara, Reika
    Yamaguchi, Marina
    Suzuki, Kunifumi
    Takano, Keisuke
    Akari, Keisuke
    Takahashi, Kota
    Kamiya, Yuta
    Matsuo, Kazuhiro
    Kamimuta, Yuuichi
    Sakuma, Kiwamu
    Ota, Kensuke
    Fujii, Shosuke
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [40] Integration of HfO2-based 3D OxRAM with GAA stacked-nanosheet transistor for high-density embedded memory
    Dubreuil, T.
    Barraud, S.
    Pedini, J. -M.
    Hartmann, J. -M.
    Boulard, F.
    Sarrazin, A.
    Gharbi, A.
    Sturm, J.
    Lambert, A.
    Martin, S.
    Castellani, N.
    Anotta, A.
    Magalhaes-Lucas, A.
    Souhaite, A.
    Andrieu, F.
    IEEE 53RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, ESSDERC 2023, 2023, : 117 - 120