Innovative Programming Approaches to Address Z-Interference in High-Density 3D NAND Flash Memory

被引:0
|
作者
Choi, Yu Jin [1 ]
Hong, Seul Ki [1 ]
Park, Jong Kyung [1 ]
机构
[1] Seoul Natl Univ Sci & Technol, Dept Semicond Engn, Gongneung Ro, Seoul 01811, South Korea
关键词
3D NAND flash memory; program sequence; Z-interference variation;
D O I
10.3390/electronics13163123
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Increasing the bit density in 3D NAND flash memory involves reducing the pitch of ON (Oxide-Nitride) molds in the Z-direction. However, this reduction drastically increases Z-interference, adversely affecting cell distribution and accelerating degradation of reliability limits. Previous studies have shown that programming from the top word line (WL) to the bottom WL, instead of the traditional bottom-to-top approach, alleviates Z-interference. Nevertheless, detailed analysis of how Z-interference varies at each WL depending on the programming sequence remains insufficient. This paper investigates the causes of Z-interference variations at Top, Middle, and Bottom WLs through TCAD analysis. It was found that as more electrons are programmed into WLs within the string, Z-interference variations increase due to increased resistance in the poly-Si channel. These variations are exacerbated by tapered vertical channel profiles resulting from high aspect ratio etching. To address these issues, a method is proposed to adjust bitline biases during verification operations of each WL. This method has been validated to enhance the performance and reliability of 3D NAND flash memory.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] A Novel Program Scheme for Z-Interference Improvement in 3D NAND Flash Memory
    Jia, Jianquan
    Jin, Lei
    Jia, Xinlei
    You, Kaikai
    MICROMACHINES, 2023, 14 (04)
  • [2] Optimizing Confined Nitride Trap Layers for Improved Z-Interference in 3D NAND Flash Memory
    Kim, Yeeun
    Hong, Seul Ki
    Park, Jong Kyung
    ELECTRONICS, 2024, 13 (06)
  • [3] An Innovative Program Scheme for Reducing Z-Interference in Charge-Trap-Based 3-D NAND Flash Memory
    Ahn, Sangmin
    Jo, Hyungjun
    Kim, Sungju
    Park, Sechun
    Lim, Kyunam
    Kim, Jongwoo
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6695 - 6698
  • [4] Improving Z-Interference and Program Disturbance in 3D NAND Flash Memory using Asymmetric Program-pass Voltage
    Yun, Hyeon Seo
    Park, Jong Kyung
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (06) : 565 - 571
  • [5] Improving Z-Interference and Program Disturbance in 3D NAND Flash Memory using Asymmetric Program-pass Voltage
    Yun, Hyeon Seo
    Park, Jong Kyung
    Journal of Semiconductor Technology and Science, 24 (06): : 565 - 571
  • [6] Novel Program Scheme of Vertical NAND Flash Memory for Reduction of Z-Interference
    Yi, Su-in
    Kim, Jungsik
    MICROMACHINES, 2021, 12 (05)
  • [7] Investigation of Cell Variation Effect on Z-Interference in Charge-Trap-Based 3-D NAND Flash Memory
    Ahn, Sangmin
    Jo, Hyungjun
    Park, Sechun
    Kim, Jongwoo
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2025, 72 (03) : 1141 - 1145
  • [8] Dielectric Engineering to Suppress Cell-to-Cell Programming Voltage Interference in 3D NAND Flash Memory
    Jung, Woo-Jin
    Park, Jun-Young
    MICROMACHINES, 2021, 12 (11)
  • [9] Characterization of Inter-Cell Interference in 3D NAND Flash Memory
    Park, Suk Kwang
    Moon, Jaekyun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (03) : 1183 - 1192
  • [10] Z-Interference and Z-Disturbance in Vertical Gate-Type 3-D NAND
    Yeh, Teng-Hao
    Chen, Wei-Chen
    Hsu, Tzu-Hsuan
    Du, Pei-Ying
    Hsieh, Chih-Chang
    Lue, Hang-Ting
    Shih, Yen-Hao
    King, Ya-Chin
    Lu, Chih-Yuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1047 - 1053