Innovative Programming Approaches to Address Z-Interference in High-Density 3D NAND Flash Memory

被引:0
|
作者
Choi, Yu Jin [1 ]
Hong, Seul Ki [1 ]
Park, Jong Kyung [1 ]
机构
[1] Seoul Natl Univ Sci & Technol, Dept Semicond Engn, Gongneung Ro, Seoul 01811, South Korea
关键词
3D NAND flash memory; program sequence; Z-interference variation;
D O I
10.3390/electronics13163123
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Increasing the bit density in 3D NAND flash memory involves reducing the pitch of ON (Oxide-Nitride) molds in the Z-direction. However, this reduction drastically increases Z-interference, adversely affecting cell distribution and accelerating degradation of reliability limits. Previous studies have shown that programming from the top word line (WL) to the bottom WL, instead of the traditional bottom-to-top approach, alleviates Z-interference. Nevertheless, detailed analysis of how Z-interference varies at each WL depending on the programming sequence remains insufficient. This paper investigates the causes of Z-interference variations at Top, Middle, and Bottom WLs through TCAD analysis. It was found that as more electrons are programmed into WLs within the string, Z-interference variations increase due to increased resistance in the poly-Si channel. These variations are exacerbated by tapered vertical channel profiles resulting from high aspect ratio etching. To address these issues, a method is proposed to adjust bitline biases during verification operations of each WL. This method has been validated to enhance the performance and reliability of 3D NAND flash memory.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] Material engineering to enhance reliability in 3D NAND flash memory
    Kim, Ki Han
    Kim, Namju
    Kim, Yeong Kwon
    Kim, Hee Seung
    Oh, Han Byeol
    Kim, Chae Eun
    Shin, Hyeun Woo
    Kim, Myeong Gi
    Choi, Won Jun
    Jang, Byung Chul
    DEVICE, 2025, 3 (02):
  • [42] Modeling and Optimization of Array Leakage in 3D NAND Flash Memory
    Song, Yu-jie
    Xia, Zhi-liang
    Hua, Wen-yu
    Liu, Fan-dong
    Huo, Zong-liang
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 120 - 121
  • [43] A high efficiency all-PMOS charge pump for 3D NAND flash memory
    Fu Liyin
    Wang Yu
    Wang Qi
    Huo Zongliang
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (07)
  • [44] A HIGH SPEED LOW POWER NEGATIVE SENSING ARCHITECTURE FOR 3D NAND FLASH MEMORY
    Xiao, Huapeng
    Cao, Kanyu
    Liu, Huijuan
    Wang, Bo
    Jin, Xu
    Wu, Dong
    Wu, Huaqiang
    Qian, He
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [45] Asymmetric Read Bias for Alleviating Cell- to-Cell Interference in 3D NAND Flash Memory
    Sim, Jae-Min
    Song, Yun-Heub
    2021 IEEE REGION 10 SYMPOSIUM (TENSYMP), 2021,
  • [46] A high efficiency all-PMOS charge pump for 3D NAND flash memory
    付丽银
    王瑜
    王颀
    霍宗亮
    Journal of Semiconductors, 2016, (07) : 102 - 107
  • [47] A high efficiency all-PMOS charge pump for 3D NAND flash memory
    付丽银
    王瑜
    王颀
    霍宗亮
    Journal of Semiconductors, 2016, 37 (07) : 102 - 107
  • [48] Adaptive Pulse Programming Scheme for Improving the Vth Distribution and Program Performance in 3D NAND Flash Memory
    Du, Zhichao
    Li, Shuang
    Wang, Yu
    Fu, Xiang
    Liu, Fei
    Wang, Qi
    Huo, Zongliang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 102 - 107
  • [49] Retention failure recovery technique for 3D TLC NAND flash memory via wordline (WL) interference
    Yang, Liu
    Wang, Qi
    Li, Qianhui
    He, Jing
    Huo, Zongliang
    SOLID-STATE ELECTRONICS, 2022, 194
  • [50] High-density 3D-NAND flash with dual-string select line (D-SSL)
    Kwak, Been
    Kwon, Daewoong
    Yun, Jang-Gn
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (03):