Design Space Exploration for Power Delivery Network in Next Generation 3D Heterogeneous Integration Architectures

被引:1
|
作者
Manley, Madison [1 ]
Kaul, Ankit [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
3D power delivery network; IR-drop; chiplets; 3D heterogeneous integration;
D O I
10.1109/ECTC51529.2024.00378
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a power delivery modeling framework for next generation 3D heterogeneous integration architectures that is based on SiO2 reconstituted chiplets. We investigate the design trade-offs for steady-state IR-drop to identify the pros and cons of this emerging architecture and explore methods that can help reduce the maximum IR-drop. Compared to conventional 3D TSV-based architectures, this emerging 3D heterogeneous integration architecture can utilize through-oxide-vias, which can directly connect the top die directly to the package. We analyze the benefits of breaking up the embedded-tier into multiple chiplets and observe a decrease in DC-IR drop up to 10%. We identify the limitations of this advanced technology architecture as a function of power dissipation, number of chiplets embedded in bottom-tier, TOV parameters, and hotspot location.
引用
收藏
页码:2223 / 2228
页数:6
相关论文
共 50 条
  • [31] Design Space Exploration of 3D Network-on-Chip: A Sensitivity-based Optimization Approach
    Lee, Dongjin
    Das, Sourav
    Kim, Dae Hyun
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)
  • [32] Power/performance/thermal design-space exploration for multicore architectures
    Monchiero, Matteo
    Canal, Ramon
    Gonzalez, Antonio
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2008, 19 (05) : 666 - 681
  • [33] 3D integration of memories including heterogeneous integration
    Endoh, Tetsuo
    2021 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), 2021,
  • [34] Exploration of the Integration of 3D Printing Technology and CAD Collaborative Design in Ceramic Design
    Zhang X.
    Li W.
    Computer-Aided Design and Applications, 2024, 21 (S26): : 101 - 114
  • [35] 3D Network-on-Chip Architectures Using Homogeneous Meshes and Heterogeneous Floorplans
    de Paulo, Vitor
    Ababei, Cristinel
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2010, 2010
  • [36] Power delivery network design for 3D SIP integrated over silicon interposer platform
    Lee, Heeseok
    Choi, Yun-Seok
    Song, Eunseok
    Choi, Kiwon
    Cho, Taeje
    Kang, Sayoun
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1193 - +
  • [37] An evolutionary approach for 3D architectural space layout design exploration
    Dino, Ipek Gursel
    AUTOMATION IN CONSTRUCTION, 2016, 69 : 131 - 150
  • [38] Co-Optimization of Power Delivery Network Design for 3-D Heterogeneous Integration of RRAM-Based Compute In-Memory Accelerators
    Manley, Madison
    Read, James
    Kaul, Ankit
    Yu, Shimeng
    Bakir, Muhannad
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2025, 11 : 10 - 18
  • [39] Heterogeneous 3D Integration Technology and New 3D LSIs
    Koyanagi, Mitsumasa
    Lee, Kang-Wook
    Fukushima, Takafumi
    Tanaka, Tetsu
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 240 - 243
  • [40] Exploration of the scaling limits of 3D integration
    Pozder, Scott
    Jones, Robert
    Adams, Vance
    Li, Hui-Feng
    Canonico, Michael
    Zollner, Stefan
    Lee, Sang Hwui
    Gutmann, Ronald J.
    Lu, Jian-Qiang
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 49 - +