Si Characterization on Thinning and Singulation Processes for 2.5/3D HBM Package Integration

被引:0
|
作者
Choi, Mikyeong [1 ]
Kim, Seahwan [1 ]
Noh, Taejoon [1 ]
Kang, Donggil [1 ]
Jung, Seungboo [1 ]
机构
[1] Sungkyunkwan Univ, Sch Adv Mat Sci & Engn, 2066 Seobu Ro, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
thinning; singulation; FWMH; Si wafer; Raman analysis; 2.5D/3D integration; semiconductor package; FRACTURE STRENGTH; SILICON; STRESS;
D O I
10.3390/ma17225529
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
As stacking technologies, such as 2.5D and 3D packages, continue to accelerate in advanced semiconductor components, the singulation and thinning of Si wafers are becoming increasingly critical. Despite their importance in producing thinner and more reliable Si chips, achieving high reliability remains a challenge, and comprehensive research on the effects of these processing techniques on Si chip integrity is lacking. In this study, the impacts of wafer thinning and singulation on the fracture strength of Si wafers were systematically compared. Three different grinding processes, namely fine grinding, poly-grinding, and polishing, were used for thinning, and the resulting surface morphology and roughness were analyzed using scanning electron microscopy and an interferometer. In addition, the residual mechanical stress on the wafer surface was measured using Raman spectroscopy. The fracture strength of Si wafers and chips was assessed through three-point bending tests. Singulation, including blade dicing, laser dicing, and stealth dicing, was evaluated for its impact on fracture strength. Among these processes, polishing for wafer thinning exhibited the lowest full-width half maximum and intensity ratio of Raman shifts (I480/I520), indicating minimal residual stress and surface defects. Consequently, Si wafers and chips processed through polishing demonstrated the highest fracture strength. Moreover, the 60 mu m thick Si wafers and chips showed the highest fracture strength compared with those with thicknesses of 90 and 120 mu m, possibly because of the increased flexibility, which mitigates stress. Among the singulation methods, stealth dicing yielded the highest fracture strength, outperforming blade and laser dicing. The combination of wafer thinning via polishing and singulation via stealth dicing presents an optimal solution for producing highly reliable Si chips for 2.5D and 3D packaging. These findings may be valuable in selecting optimal processing technologies for high-reliability Si chip production in industrial settings.
引用
收藏
页数:13
相关论文
共 50 条
  • [41] Evolution and Outlook of TSV and 3D IC/Si Integration
    Lau, John H.
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 560 - 570
  • [42] Advanced Processing for High Efficiency Inductors for 2.5D/3D Power Supply in Package
    Anthony, Ricky
    Kulkarni, Santosh
    Wang, Ningning
    Mathuna, Cian O.
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [43] Signal and Power Integrity Co-Simulation of HBM Interposer in High Density 2.5D Package
    Hu, Jin
    Li, Tao
    Zhang, Huan
    Fan, Yuqing
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [44] 3D Fault Isolation in 2.5D Device comprising High Bandwidth Memory (HBM) Stacks and Processor Unit Using 3D Magnetic Field Imaging
    Orozco, Antonio
    Rusli, Florencia
    Rowlett, Christopher
    Zee, Bernice
    Qiu, Wen
    Chin, J. M.
    Foo, Fang-Jie
    ISTFA 2016: CONFERENCE PROCEEDINGS FROM THE 42ND INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2016, : 414 - 420
  • [45] 3D Heterogeneous Integration with Multiple Stacking Fan-Out Package
    Hsu, Feng-Cheng
    Lin, Jackson
    Chen, Shuo-Mao
    Lin, Po-Yao
    Fang, Jerry
    Wang, Jin-Hua
    Jeng, Shin-Puu
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 337 - 342
  • [46] Degradation of Memory Retention Characteristics in DRAM Chip by Si Thinning for 3-D Integration
    Lee, Kangwook
    Tanikawa, Seiya
    Murugesan, Mariappine
    Naganuma, Hideki
    Shimamoto, Haro
    Fukushima, Takafumi
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (08) : 1038 - 1040
  • [47] 3D integration technology with photosensitive mold for fan-out package
    Mori, Kentaro
    Yamashita, Soichi
    Sekiguchi, Masahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (SB)
  • [48] Thermal Characterization and Modeling of BEOL for 3D Integration
    Kikuchi, Shunichi
    Suwada, Makoto
    Onuki, Hiroshi
    Iwakiri, Yoshihisa
    Nakamura, Naoaki
    IEEE CPMT SYMPOSIUM JAPAN 2015, (ICSJ 2015), 2015, : 97 - 100
  • [49] On the deletability of points in 3D thinning
    Watzel, R
    Braun, K
    Hess, A
    Scheich, H
    Zuschratter, W
    IMAGE ANALYSIS APPLICATIONS AND COMPUTER GRAPHICS, 1995, 1024 : 91 - 98
  • [50] ON TOPOLOGY PRESERVATION IN 3D THINNING
    MA, CM
    CVGIP-IMAGE UNDERSTANDING, 1994, 59 (03): : 328 - 339