Si Characterization on Thinning and Singulation Processes for 2.5/3D HBM Package Integration

被引:0
|
作者
Choi, Mikyeong [1 ]
Kim, Seahwan [1 ]
Noh, Taejoon [1 ]
Kang, Donggil [1 ]
Jung, Seungboo [1 ]
机构
[1] Sungkyunkwan Univ, Sch Adv Mat Sci & Engn, 2066 Seobu Ro, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
thinning; singulation; FWMH; Si wafer; Raman analysis; 2.5D/3D integration; semiconductor package; FRACTURE STRENGTH; SILICON; STRESS;
D O I
10.3390/ma17225529
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
As stacking technologies, such as 2.5D and 3D packages, continue to accelerate in advanced semiconductor components, the singulation and thinning of Si wafers are becoming increasingly critical. Despite their importance in producing thinner and more reliable Si chips, achieving high reliability remains a challenge, and comprehensive research on the effects of these processing techniques on Si chip integrity is lacking. In this study, the impacts of wafer thinning and singulation on the fracture strength of Si wafers were systematically compared. Three different grinding processes, namely fine grinding, poly-grinding, and polishing, were used for thinning, and the resulting surface morphology and roughness were analyzed using scanning electron microscopy and an interferometer. In addition, the residual mechanical stress on the wafer surface was measured using Raman spectroscopy. The fracture strength of Si wafers and chips was assessed through three-point bending tests. Singulation, including blade dicing, laser dicing, and stealth dicing, was evaluated for its impact on fracture strength. Among these processes, polishing for wafer thinning exhibited the lowest full-width half maximum and intensity ratio of Raman shifts (I480/I520), indicating minimal residual stress and surface defects. Consequently, Si wafers and chips processed through polishing demonstrated the highest fracture strength. Moreover, the 60 mu m thick Si wafers and chips showed the highest fracture strength compared with those with thicknesses of 90 and 120 mu m, possibly because of the increased flexibility, which mitigates stress. Among the singulation methods, stealth dicing yielded the highest fracture strength, outperforming blade and laser dicing. The combination of wafer thinning via polishing and singulation via stealth dicing presents an optimal solution for producing highly reliable Si chips for 2.5D and 3D packaging. These findings may be valuable in selecting optimal processing technologies for high-reliability Si chip production in industrial settings.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Wafer Thinning for 3D Integration
    Fuentes, Ricardo I.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [3] Platform of 3D package integration
    Wang, Wei Chung
    Lee, Fred
    Weng, Gl
    Tai, Willie
    Ju, Michael
    Chuang, Ron
    Fang, Weileun
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 743 - +
  • [4] Wafer thinning for monolithic 3D integration
    Jindal, A
    Lu, JQ
    Kwon, Y
    Rajagopalan, G
    McMahon, JJ
    Zeng, AY
    Flesher, HK
    Cale, TS
    Gutmann, RJ
    MATERIALS, TECHNOLOGY AND RELIABILITY FOR ADVANCED INTERCONNECTS AND LOW-K DIELECTRICS-2003, 2003, 766 : 21 - 26
  • [5] 3D Si-on-Si stack package
    Kanbach, H
    Wilde, J
    Kriebel, F
    Meusel, E
    1999 INTERNATIONAL CONFERENCE ON HIGH DENSITY PACKAGING AND MCMS, PROCEEDINGS, 1999, 3830 : 248 - 253
  • [6] Material Technology for 2.5D/3D Package
    Mitsukura, Kazuyuki
    Makino, Tatsuya
    Hatakeyama, Keiichi
    Rebibis, Kenneth June
    Wang, Teng
    Capuz, Giovanni
    Duval, Fabrice
    Detalle, Mikael
    Miller, Andy
    Beyne, Eric
    IEEE CPMT SYMPOSIUM JAPAN 2015, (ICSJ 2015), 2015, : 101 - 104
  • [7] ATTRIBUTES OF ADVANCED THINNING AND PLANARIZATION PROCESSES IN 2.5D AND 3D PACKAGING RECOGNIZED BY MARKET DEMANDS
    Wei, Frank
    INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
  • [8] 2.5D Advanced System-in-Package: Processes, Materials & Integration Aspects
    Shenoy, Ravindra V.
    Lai, Kwan-yu
    Gusev, Evgeni
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 4, 2014, 61 (03): : 183 - 190
  • [9] Mechanical reliability characterization of 3D package
    Nakaido, Hiroshi
    Hatao, Takuya
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 619 - 623
  • [10] Opportunities for 2.5/3D Heterogeneous SoC Integration
    Jiang, Iris Hui-Ru
    Chang, Yao-Wen
    Huang, Jilin-Lang
    Chen, Chung-Ping
    2021 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2021,