Hardware Acceleration Design of Convolutional Neural Networks Based on FPGA

被引:0
|
作者
Zhang, Guoning [1 ]
Hu, Jing [1 ]
Li, Laiquan [1 ]
Jiang, Haoyang [1 ]
机构
[1] Heilongjiang Univ, Integrated Circuit Engn, Harbin, Peoples R China
关键词
Cache Optimization; Fixed-Point Quantization; Multi-Channel Computation; Hardware Acceleration; OBJECT DETECTION;
D O I
10.1109/ICETIS61828.2024.10593714
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In today's rapidly advancing technological landscape, the applications of deep learning permeate various facets of our lives. However, traditional implementations of convolutional neural networks (CNNs) on platforms such as CPUs and GPUs often require substantial network bandwidth and incur high power consumption. Deploying CNNs on Field-Programmable Gate Arrays (FPGAs) with efficient logic control from CPUs offers a promising solution for low-power and compact hardware designs. This paper proposes a novel approach to optimize YOLOv3-tiny on FPGA, aiming to reduce hardware resource consumption and power usage while enhancing the computational efficiency of the convolutional neural network. Through hardware optimization strategies, our solution demonstrates improved performance, making it well-suited for real-time deep learning inference tasks in resource-constrained environments.
引用
收藏
页码:11 / 15
页数:5
相关论文
共 50 条
  • [21] Efficient Design of Pruned Convolutional Neural Networks on FPGA
    Mário Véstias
    Journal of Signal Processing Systems, 2021, 93 : 531 - 544
  • [22] OPTIMIZATION OF CONVOLUTIONAL NEURAL NETWORK HARDWARE STRUCTURE BASED ON FPGA
    Zhu, Min
    Kuang, Qiqi
    Yang, Chunling
    Lin, Jianjun
    PROCEEDINGS OF THE 2018 13TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA 2018), 2018, : 1797 - 1802
  • [23] Convolutional neural network acceleration with hardware/software co-design
    Chen, Andrew Tzer-Yeu
    Biglari-Abhari, Morteza
    Wang, Kevin I-Kai
    Bouzerdoum, Abdesselam
    Tivive, Fok Hing Chi
    APPLIED INTELLIGENCE, 2018, 48 (05) : 1288 - 1301
  • [24] Convolutional neural network acceleration with hardware/software co-design
    Andrew Tzer-Yeu Chen
    Morteza Biglari-Abhari
    Kevin I-Kai Wang
    Abdesselam Bouzerdoum
    Fok Hing Chi Tivive
    Applied Intelligence, 2018, 48 : 1288 - 1301
  • [25] Fully Pipelined FPGA Acceleration of Binary Convolutional Neural Networks with Neural Architecture Search
    Ji, Mengfei
    Al-Ars, Zaid
    Chang, Yuchun
    Zhang, Baolin
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (10)
  • [26] Design of Convolutional Neural Network Based on FPGA
    Zhai, Sheping
    Qiu, Cheng
    Yang, Yuanyuan
    Li, Jing
    Cui, Yiming
    2018 INTERNATIONAL CONFERENCE ON COMPUTER INFORMATION SCIENCE AND APPLICATION TECHNOLOGY, 2019, 1168
  • [27] Design Space Exploration of FPGA-Based Deep Convolutional Neural Networks
    Motamedi, Mohammad
    Gysel, Philipp
    Akella, Venkatesh
    Ghiasi, Soheil
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 575 - 580
  • [28] Latency-Driven Design for FPGA-based Convolutional Neural Networks
    Venieris, Stylianos I.
    Bouganis, Christos-Savvas
    2017 27TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2017,
  • [29] A Novel Systolic Parallel Hardware Architecture for the FPGA Acceleration of Feedforward Neural Networks
    Medus, Leandro D.
    Iakymchuk, Taras
    Frances-Villora, Jose Vicente
    Bataller-Mompean, Manuel
    Rosado-Munoz, Alfredo
    IEEE ACCESS, 2019, 7 : 76084 - 76103
  • [30] Compressing Sparse Ternary Weight Convolutional Neural Networks for Efficient Hardware Acceleration
    Wi, Hyeonwook
    Kim, Hyeonuk
    Choi, Seungkyu
    Kim, Lee-Sup
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,