A Second-order Delta-sigma Modulator for Battery Management System DC Measurement

被引:0
|
作者
Park, Ji-Ho [1 ]
Boo, Jun-Ho [1 ]
Lim, Jae-Geun [1 ]
Kim, Hyoung-Jung [1 ]
Lee, Jae-Hyuk [1 ]
Park, Seong-Bo [1 ]
Ahn, Gil-Cho [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 04107, South Korea
关键词
Analog-to-digital converter (ADC); delta-sigma modulator; data weight averaging (DWA); digital-to-analog converter (DAC); feed-forward (FF); ARCHITECTURE;
D O I
10.5573/JSTS.2025.25.1.14
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a second-order modified feed-forward (FF) delta-sigma modulator for battery management system DC measurement. The proposed ADC employs a modified 3-bit feedback digital-to-analog converter (DAC) with the data weight averaging (DWA) technique to improve the capacitance matching. The modified 3-bit DAC reduces the logic complexity of the DWA by simplifying the switching network of unit capacitors. Additionally, the proposed ADC adopts capacitor swapping technique between the input and reference sampling capacitors to minimize its gain error. To further improve the performance of the proposed ADC, system-level low- frequency chopping (CHL) and correlated double sampling (CDS) are employed to mitigate offset and flicker noise. The prototype ADC is fabricated in a 180 nm CMOS process, and the core area is 0.53 mm(2). It consumes 9.48 mu W from a 1.8 V supply voltage at an operating clock frequency of 19.2 kHz with an oversampling ratio (OSR) of 256. It achieves a dynamic range (DR) of 102.4 dB, a resolution of 7 mu V-rms, and an offset of 6.86 mu V, resulting in a Schreier figure-of-merit (FoM) of 165.3 dB.
引用
收藏
页码:14 / 20
页数:7
相关论文
共 50 条
  • [21] A Single-Bit Incremental Second-Order Delta-Sigma Modulator with Coarse-Fine Input Buffer
    Yoo, Mookyoung
    Nam, Kyeongsik
    Choi, Gyuri
    Kang, Sanggyun
    Jin, Byeongkwan
    Son, Hyeoktae
    Kim, Kyounghwan
    Ko, Hyoungho
    APPLIED SCIENCES-BASEL, 2022, 12 (22):
  • [22] A 1V second-order sigma-delta modulator
    Ma, SJC
    Salama, CAT
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 348 - 351
  • [23] Quantization Error Analysis of Second Order Bandpass Delta-Sigma Modulator with Sinusoidal Inputs
    Tsung-Yuan Chang
    Steven B. Bibyk
    Analog Integrated Circuits and Signal Processing, 2001, 26 (3) : 205 - 220
  • [24] Quantization error analysis of second order bandpass Delta-Sigma modulator with sinusoidal inputs
    Chang, TY
    Bibyk, SB
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 26 (03) : 213 - 228
  • [25] A Second-Order Delta-Sigma Control of Dielectric Charge for Contactless Capacitive MEMS
    Gorreta, Sergi
    Pons-Nin, Joan
    Blokhina, Elena
    Dominguez, Manuel
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2015, 24 (02) : 259 - 261
  • [26] A 96 dB DR Second-Order CIFF Delta-Sigma Modulator with Rail-to-Rail Input Voltage Range
    Kim, Juncheol
    Jeon, Neungin
    Do, Wonkyu
    Jung, Euihoon
    Kim, Hongjin
    Park, Hojin
    Jang, Young-Chan
    ELECTRONICS, 2024, 13 (06)
  • [27] Tonal behavior analysis of an adaptive second-order sigma-delta modulator
    Sun, XH
    Laker, KR
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 277 - 280
  • [28] A Low-Power Opamp-Less Second-Order Delta-Sigma Modulator for Bioelectrical Signals in 0.18 μm CMOS
    Cardes, Fernando
    Baladari, Nikhita
    Lee, Jihyun
    Hierlemann, Andreas
    SENSORS, 2021, 21 (19)
  • [29] Incremental delta-sigma structures for DC measurement:: an overview
    Markus, Janos
    Deval, Philippe
    Quiquempoix, Vincent
    Silva, Jose
    Temes, Gabor C.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 41 - 48
  • [30] An 88 dB SNDR second-order CIFF delta-sigma modulator with 3-bit quantizer and capacitor sharing circuit
    Do, Wonkyu
    Kim, Juncheol
    Jung, Hoyong
    Jeon, Neungin
    Jang, Young-Chan
    MICROELECTRONICS JOURNAL, 2025, 157