A Second-order Delta-sigma Modulator for Battery Management System DC Measurement

被引:0
|
作者
Park, Ji-Ho [1 ]
Boo, Jun-Ho [1 ]
Lim, Jae-Geun [1 ]
Kim, Hyoung-Jung [1 ]
Lee, Jae-Hyuk [1 ]
Park, Seong-Bo [1 ]
Ahn, Gil-Cho [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 04107, South Korea
关键词
Analog-to-digital converter (ADC); delta-sigma modulator; data weight averaging (DWA); digital-to-analog converter (DAC); feed-forward (FF); ARCHITECTURE;
D O I
10.5573/JSTS.2025.25.1.14
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a second-order modified feed-forward (FF) delta-sigma modulator for battery management system DC measurement. The proposed ADC employs a modified 3-bit feedback digital-to-analog converter (DAC) with the data weight averaging (DWA) technique to improve the capacitance matching. The modified 3-bit DAC reduces the logic complexity of the DWA by simplifying the switching network of unit capacitors. Additionally, the proposed ADC adopts capacitor swapping technique between the input and reference sampling capacitors to minimize its gain error. To further improve the performance of the proposed ADC, system-level low- frequency chopping (CHL) and correlated double sampling (CDS) are employed to mitigate offset and flicker noise. The prototype ADC is fabricated in a 180 nm CMOS process, and the core area is 0.53 mm(2). It consumes 9.48 mu W from a 1.8 V supply voltage at an operating clock frequency of 19.2 kHz with an oversampling ratio (OSR) of 256. It achieves a dynamic range (DR) of 102.4 dB, a resolution of 7 mu V-rms, and an offset of 6.86 mu V, resulting in a Schreier figure-of-merit (FoM) of 165.3 dB.
引用
收藏
页码:14 / 20
页数:7
相关论文
共 50 条
  • [11] A second-order two-channel time-interleaved delta-sigma modulator circuit design
    Abdoli, Mahmud
    Najafiaghdam, Esmaeil
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (03) : 457 - 466
  • [12] A Low-Power Second-Order Double-Sampling Delta-Sigma Modulator for Audio Applications
    Shim, Junbo
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,
  • [13] A second-order two-channel time-interleaved delta-sigma modulator circuit design
    Mahmud Abdoli
    Esmaeil Najafiaghdam
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 457 - 466
  • [14] A 1V Low Power Second-Order Delta-Sigma Modulator for Biomedical Signal Applicaion
    Hsu, Chih-Han
    Tang, Kea-Tiong
    2013 35TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2013, : 2008 - 2011
  • [15] A second-order double-sampled delta-sigma modulator using additive-error switching
    Burmas, TV
    Dyer, KC
    Hurst, PJ
    Lewis, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 284 - 293
  • [16] A 21-GS/s Single-Bit Second-Order Delta-Sigma Modulator for FPGAs
    Li, Haolin
    Breyne, Laurens
    Van Kerrebrouck, Joris
    Verplaetse, Michiel
    Wu, Chia-Yi
    Demeester, Piet
    Torfs, Guy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 482 - 486
  • [17] A second-order double-sampled delta-sigma modulator using individual-level averaging
    Thanh, CK
    Lewis, SH
    Hurst, PJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) : 1269 - 1273
  • [18] Design and modeling of a mosfet-only second order delta-sigma modulator
    Cama, JMG
    Bota, SA
    Chapinal, G
    Montané, E
    Samitier, J
    MEASUREMENT, 2002, 31 (01) : 15 - 21
  • [19] Exact analysis of second order bandpass delta-sigma modulator with sinusoidal inputs
    Chang, TY
    Bibyk, SB
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 372 - 375
  • [20] Second-order Incremental Delta-sigma Modulator with 3-bit SAR ADC and Capacitor Sharing Scheme
    Do, Wonkyu
    Jeon, Neungin
    Jung, Hoyong
    Jang, Young-Chan
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 39 - 40