Efficient On-Chip Replication

被引:0
|
作者
Gouveia, Ines Pinto [1 ]
Graczyk, Rafal [2 ]
Volp, Marcus [2 ]
Esteves-Verissimo, Paulo [1 ]
机构
[1] KAUST, RC3 Ctr, CEMSE Div, Thuwal 23955, Saudi Arabia
[2] Univ Luxembourg, Interdisciplinary Ctr Secur Reliabil & Trust, L-4264 Esch Sur Alzette, Luxembourg
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Protocols; Computer crashes; Redundancy; Proposals; Clocks; Safety; Memory management; Measurement; Fault diagnosis; Intrusion detection; Resilience; Fault and intrusion tolerance; hardware; resilience; systems architecture;
D O I
10.1109/ACCESS.2024.3484013
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As resilience challenges evolve, namely in safety- and security-critical environments, the demand for cost-efficient, automated and unattended fault and intrusion tolerance (FIT) grows. However, current on-chip solutions typically target only accidental faults and rely on some form of application-specific redundancy, a single-point-of-failure (SPoF) management software layer or synchrony-reliant protocols. Plus, they are often performance heavy and costly for the emerging tightly-coupled systems in terms of area and power consumption. In this paper, we investigate novel ways to apply high-performance FIT by using replication of a lightweight agreement protocol, iBFT, executed with the aid of hardware trusted-trustworthy memory tag accelerators, to avoid misuse of critical operations and SPoFs. We introduce an FPGA-based implementation of iBFT under two fault models, evaluate their performance, area usage, and power consumption on a Zynq ZC702 FPGA and compare it with other state-of-the-art protocols. Additionally, we implement and evaluate a software-based emulation of a potential microcode implementation.
引用
收藏
页码:172581 / 172595
页数:15
相关论文
共 50 条
  • [1] Efficient macromodeling for on-chip interconnects
    Xu, QW
    Mazumder, P
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 561 - 566
  • [2] Efficient on-chip global interconnects
    Ho, R
    Mai, K
    Horowitz, M
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 271 - 274
  • [3] Genetic Algorithm Based On-Chip Communication Link Reconfiguration for Efficient On-Chip Communication
    Hemalatha, S. Beulah
    Vigneswaran, T.
    2017 INTERNATIONAL CONFERENCE ON ALGORITHMS, METHODOLOGY, MODELS AND APPLICATIONS IN EMERGING TECHNOLOGIES (ICAMMAET), 2017,
  • [4] An efficient approach to on-chip logic minimization
    Ahmad, Seraj
    Mahapatra, Rabi N.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (09) : 1040 - 1050
  • [5] Efficient on-chip isolation of HIV subtypes
    Wang, ShuQi
    Esfahani, Matin
    Gurkan, Umut A.
    Inci, Fatih
    Kuritzkes, Daniel R.
    Demirci, Utkan
    LAB ON A CHIP, 2012, 12 (08) : 1508 - 1515
  • [6] An efficient clocking scheme for on-chip communications
    Bojnordi, Mahdi Nazm
    Madani, Nariman Moezzi
    Semsarzade, Mehdi
    Afzali-Kusha, An
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 119 - +
  • [7] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239
  • [8] An efficient inductance modeling for on-chip interconnects
    He, L
    Chang, N
    Lin, S
    Nakagawa, OS
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 457 - 460
  • [9] EFFICIENT RECONFIGURABLE ON-CHIP BUSES FOR FPGAS
    Koch, Dirk
    Haubelt, Christian
    Teich, Juergen
    PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 287 - 290
  • [10] Efficient synchronization for embedded on-chip multiprocessors
    Monchiero, Matteo
    Palermo, Gianluca
    Silvano, Cristina
    Villa, Oreste
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (10) : 1049 - 1062