Design of an area efficient Reed-Solomon decoder ASIC chip

被引:0
|
作者
Chang, Hyunman [1 ]
Sunwoo, Myung H. [1 ]
机构
[1] Ajou Univ, Suwon, Korea, Republic of
关键词
Algorithms - Application specific integrated circuits - Computational complexity - Convolutional codes - Decoding - Error correction - Integrated circuit layout - Microprocessor chips - Pipeline processing systems - Polynomials;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes an area efficient pipelined Reed-Solomon (RS) decoder. We propose two simple basic cell architectures which evaluate the error locator and the error magnitude polynomial in the general Euclid's algorithm. The evaluation involves high computational complexity, and thus, it affects the speed and the hardware complexity of RS decoders. The proposed architectures can reduce the hardware complexity by more than 16% of existing RS decoder architectures. The proposed RS decoder can be programmed to decode four RS codes defined in Galois field 28, i.e., (200, 188), (120, 108), (60, 48), and (40, 28) and can correct up to six errors. The fabricated FEC (Forward Error Correction) chip including the RS and Viterbi decoders operates at 40 MHz. The total number of gates for the RS decoder is about 31,000 and the FEC chip contains about 76,000 gates.
引用
收藏
页码:578 / 585
相关论文
共 50 条
  • [1] A VLSI design of a pipelining and area-efficient Reed-solomon decoder
    Wang, Wei-min
    Bi, Du-yan
    Du, Xing-min
    Ma, Lin-hua
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (08) : 1301 - 1303
  • [2] Area-efficient VLSI design of Reed-Solomon decoder for HDTV
    Information Engineering School, Beijing University of Science and Technology, Beijing 100083, China
    Jisuanji Gongcheng, 2006, 16 (11-13+28):
  • [3] Area-Efficient Reed-Solomon Decoder Design for Optical Communications
    Yuan, Bo
    Wang, Zhongfeng
    Li, Li
    Gao, Minglun
    Sha, Jin
    Zhang, Chuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (06) : 469 - 473
  • [4] Area-efficient versatile Reed-Solomon decoder for ADSL
    Huang, Jin-Chuan
    Wu, Chien-Ming
    Shieh, Ming-Der
    Wu, Chien-Hsing
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [5] An area-efficient VLSI architecture for Reed-Solomon decoder
    Guo, YF
    Li, ZC
    Wang, Q
    INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1154 - 1158
  • [6] An area-efficient versatile Reed-Solomon decoder for ADSL
    Huang, JC
    Wu, CM
    Shieh, MD
    Wu, CH
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 517 - 520
  • [7] Design Of Area Efficient Reed Solomon Decoder
    Mhaske, Samir D.
    Ghodeswar, MrsUjwala
    Sarate, G. G.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [8] An area-efficient Reed-Solomon decoder for HDTV channel demodulation
    Guo, Yan Fei
    Li, Zhan Cai
    Wang, Qin
    PROCEEDINGS OF THE 2006 IEEE/ASME INTERNATIONAL CONFERENCE ON MECHATRONIC AND EMBEDDED SYSTEMS AND APPLICATIONS, 2006, : 367 - +
  • [9] EFFICIENT SEQUENTIAL DECODER FOR REED-SOLOMON CODES
    SHIN, SK
    SWEENEY, P
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (01) : 1 - 6
  • [10] An area-efficient Euclidean algorithm block for Reed-Solomon decoder
    Lee, H
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 209 - 210