OPTIMIZATION OF LDD MOSFET'S USING COUPLED 2-D SIMULATIONS.

被引:0
|
作者
Husain, Asim [1 ]
Mathur, Rajiv [1 ]
Wu, Sheldon [1 ]
机构
[1] Intel Corp, Santa Clara, CA, USA, Intel Corp, Santa Clara, CA, USA
关键词
TRANSISTORS; FIELD EFFECT - Computer Simulation;
D O I
暂无
中图分类号
学科分类号
摘要
During the design of p-channel LDD (lightly doped drain) devices for a CMOS technology, it was discovered that conventional LDD spacer design used for n-devices fails to give LDD structure to p-devices. Much wider spacers are required to create LDD p-channel devices. Detailed study of anisotropic etching of oxide used to define the LDD spacers showed that the spacers are not completely vertical and boron implant used in p** plus source-drain region of p-devices scatters underneath the spacers. A complete two-dimensional computer simulation of the process and resulting device structure was done using SAMPLE (etching and lithography simulator), MEMBRE (two-dimensional process simulator) and PISCES (two-dimensional device simulator) in coupled form. Implant doses, temperature cycles, and spacer widths were optimized for breakdown voltage, Miller capacitance, and ID//S//A//T for both n- and p-devices simultaneously. Experimental data agreed well with the simulations.
引用
收藏
相关论文
共 50 条
  • [1] OPTIMIZATION OF LDD MOSFETS USING COUPLED 2-D SIMULATIONS
    HUSAIN, A
    MATHUR, R
    WU, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (11) : 2386 - 2386
  • [2] Optimization of high performance fully overlapped LDD (FOLD) MOSFET's
    Thomas, C
    Haldar, S
    Khanna, MK
    Saleem, R
    Gupta, RS
    PHYSICS OF SEMICONDUCTOR DEVICES, VOLS 1 AND 2, 1998, 3316 : 1071 - 1075
  • [3] Optimization of FIBMOSs through 2-D device simulations
    Kang, J
    Schroder, DK
    Pivin, DP
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 356 - 359
  • [4] Process Parameters Optimization of 14nm MOSFET Using 2-D Analytical Modelling
    Faizah, Z. A. Noor
    Ahmad, Ibrahim
    Ker, P. J.
    Munirah, Y. Siti
    Firdaus, R. Mohd
    Fazle, E. Md.
    Menon, P. S.
    2ND INTERNATIONAL CONFERENCE ON GREEN DESIGN AND MANUFACTURE 2016 (ICONGDM 2016), 2016, 78
  • [5] Analysis of total dose tolerance of LOCOS isolated MOSFET by 2D self consistent simulations.
    Torres, A
    Flament, O
    2001 6TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, 2002, : 223 - 228
  • [6] An optimization technique for parameter extraction of ultra-deep submicron LDD MOSFET's
    Hao, Yue
    Yang, Lin-An
    Yu, Chun-Li
    SOLID-STATE ELECTRONICS, 2006, 50 (9-10) : 1540 - 1545
  • [7] Behavior Analysis of an LDD Poly-Si TFT Using 2-D Device Simulation
    Kimura, Mutsumi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 705 - 709
  • [8] A 2-D ANALYTICAL THRESHOLD VOLTAGE MODEL FOR SYMMETRIC DOUBLE GATE MOSFET'S USING GREEN'S FUNCTION
    Garg, Anoop
    Sinha, S. N.
    Agarwal, R. P.
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2011, 3 (01) : 894 - 902
  • [9] MEMORY SEU SIMULATIONS USING 2-D TRANSPORT CALCULATIONS
    FU, JS
    AXNESS, CL
    WEAVER, HT
    IEEE ELECTRON DEVICE LETTERS, 1985, 6 (08) : 422 - 424
  • [10] Magnetorotational explosion. Results of 2D simulations.
    Moiseenko, SG
    Bisnovatyi-Kogan, GS
    Ardeljan, NV
    RELATIVISTIC ASTROPHYSICS, 2001, 586 : 433 - 438