LOGIC PARTITIONING IN VLSI CHIPS TO IMPROVE FAILURE ANALYSIS.

被引:0
|
作者
Anon
机构
来源
IBM technical disclosure bulletin | 1986年 / 28卷 / 08期
关键词
COMPUTER PROGRAMMING - Macros - LOGIC DESIGN - Applications;
D O I
暂无
中图分类号
学科分类号
摘要
A method is described to speed up the failure analysis of chip defects on very large-scale integrated (VLSI) chips by partitioning the logic. The time required to analyze defects on VLSI chips due to the increasing number of devices on a chip can be a problem. One of the physical design concepts that is being employed to make this complexity more manageable is called a macro design concept. Logic is broken up into partitions, such as an ALU, ROS, or an incrementer. As these macros become larger, the ability to quickly find a defect decreases. In the new technique, all logic macro outputs that would not normally go to a latch when connected to another logic macro are forced to go to a latch.
引用
收藏
页码:3702 / 3703
相关论文
共 50 条
  • [21] ANALYSIS OF PULSE-PROPAGATION ON HIGH-SPEED VLSI CHIPS
    NAKHLA, MS
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 355 - 358
  • [22] PHYSICAL MODELING SYSTEMS LET YOU PLUG VLSI CHIPS INTO YOUR WORKSTATION'S LOGIC.
    Freeman, Eva
    EDN, 1984, 29 (23) : 71 - 72
  • [23] CIRCUIT ANALYSIS, LOGIC SIMULATION, AND DESIGN VERIFICATION FOR VLSI
    RUEHLI, AE
    DITLOW, GS
    PROCEEDINGS OF THE IEEE, 1983, 71 (01) : 34 - 48
  • [24] New technique of multi-layer thermal analysis for VLSI chips
    Nakabayashi, Keiji
    Nakajima, Kazuo
    Iida, Hajimu
    MATHEMATICAL METHODS AND COMPUTATIONAL TECHNIQUES IN RESEARCH AND EDUCATION, 2007, : 24 - +
  • [25] ANALYSIS OF PULSE-PROPAGATION ON HIGH-SPEED VLSI CHIPS
    NAKHLA, MS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (02) : 490 - 494
  • [26] Further improve circuit partitioning using GBAW logic perturbation techniques
    Cheung, CC
    Wu, YL
    Cheng, DI
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 233 - 239
  • [27] Further improve circuit partitioning using GBAW logic perturbation techniques
    Wu, YL
    Cheung, CC
    Cheng, DI
    Fan, HB
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (03) : 451 - 460
  • [28] Hepatic failure in malignancy: A nationwide analysis.
    Baral, Binav
    Vohra, Ishaan
    Attar, Bashar
    Katiyar, Vatsala
    Lingamaneni, Prasanth
    Moturi, Krishna Rekha
    Banskota, Shristi Upadhyay
    Malapati, Sindhu Janarthanam
    Singh, Sunny R. K.
    Farooq, Muhammad Zain
    Aqeel, Sheeba Habeeb
    Gupta, Shweta
    JOURNAL OF CLINICAL ONCOLOGY, 2020, 38 (15)
  • [29] BIACORE studies on the characteristics of new sensor chips for biospecific interaction analysis.
    FrostellKarlsson, A
    Jansson, O
    Karlsson, R
    Lofas, S
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 1997, 213 : 78 - BTEC
  • [30] Fuzzy Logic and Murray Lung Injury Score Analysis.
    D'Negri, C. E.
    Hernandez, M.
    De Vito, E. L.
    AMERICAN JOURNAL OF RESPIRATORY AND CRITICAL CARE MEDICINE, 2009, 179