共 50 条
- [41] Energy Efficient Job Scheduling in Single-ISA Heterogeneous Chip-Multiprocessors PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 660 - +
- [42] LOOP SCHEDULING OPTIMIZATION FOR CHIP-MULTIPROCESSORS WITH NON-VOLATILE MAIN MEMORY 2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 1553 - 1556
- [43] VIFI-CMP: Variability-Tolerant Chip-Multiprocessors for Throughput and Power GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 39 - 44
- [46] An Address Remapping Algorithm to Reduce Power Consumption in NoC-based Chip-Multiprocessors 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 209 - 210
- [47] A Learning-Based Autoregressive Model for Fast Transient Thermal Analysis of Chip-Multiprocessors 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 597 - 602
- [48] A Heterogeneous Memory Organization with Minimum Energy Consumption in 3D Chip-Multiprocessors 2016 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2016,
- [49] DIRECTORY-BASED CACHE COHERENCE PROTOCOL FOR POWER-AWARE CHIP-MULTIPROCESSORS 2011 24TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2011, : 1036 - 1039
- [50] Characterizing the L1 Data Cache's Vulnerability to Transient Errors in Chip-Multiprocessors 2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 266 - 271