Hierarchical high speed testing and verification of chip-multiprocessors

被引:0
|
作者
Guo, Song-Liu [1 ,2 ]
Wang, Dong-Sheng [1 ]
Yao, Wen-Bin [2 ]
机构
[1] Microprocessor and SoC Technology R and D Center, Tsinghua University, Beijing 100084, China
[2] Centre of High Dependability Computing Technology, Harbin Engineering University, Harbin 150001, China
关键词
Architecture - Computer simulation - Computer software - Parallel processing systems - Program processors - Reliability - Scalability - Testing - Verification;
D O I
暂无
中图分类号
学科分类号
摘要
CMP (Chip-Multi-Processor) is a high performance architecture with low power consumption. As the scale of the chip's logic is huge, and all parts of the memory system must be reliable, verification and testing of a CMP system is complicated and time consuming. The speed of testing using traditional methods of verification will be very slow. Breaking the testing process into discrete segments can reduce complexity and the computing workload, saving significant time. (Constrained random program generation, CRTPG) testing also reduces the work of the tester and finds bugs rapidly. Parallel testing and verification allows completion of testing in a shorter time with low power consumption and good scalability. Integrating all these methods in CMP testing can effectively share the workload of testing through effective parallelism, find bugs and mistakes quickly, reduce the time needed for testing and verification work and improve the coverage ratio of testing and thus, the reliability of the whole system.
引用
收藏
页码:566 / 570
相关论文
共 50 条
  • [41] Energy Efficient Job Scheduling in Single-ISA Heterogeneous Chip-Multiprocessors
    Zhang, Ying
    Duan, Lide
    Li, Bin
    Peng, Lu
    Sadagopan, Srinivasan
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 660 - +
  • [42] LOOP SCHEDULING OPTIMIZATION FOR CHIP-MULTIPROCESSORS WITH NON-VOLATILE MAIN MEMORY
    Wang, Yan
    Du, Jiayi
    Hu, Jingtong
    Zhuge, Qingfeng
    Sha, Edwin H. -M.
    2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 1553 - 1556
  • [43] VIFI-CMP: Variability-Tolerant Chip-Multiprocessors for Throughput and Power
    Lee, Wan-Yu
    Jiang, Iris Hui-Ru
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 39 - 44
  • [44] Hybrid circuit-switched network for on-chip communication in large-scale chip-multiprocessors
    Luo, Hongyin
    Wei, Shaojun
    Chen, Deming
    Guo, Donghui
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (09) : 2818 - 2830
  • [45] A Very Fast Trace-Driven Simulation Platform for Chip-Multiprocessors Architectural Explorations
    Elrabaa, Muhammad E. S.
    Hroub, Ayman
    Mudawar, Muhamed F.
    Al-Aghbari, Amran
    Al-Asli, Mohammed
    Khayyat, Ahmad
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2017, 28 (11) : 3033 - 3045
  • [46] An Address Remapping Algorithm to Reduce Power Consumption in NoC-based Chip-Multiprocessors
    Chen, Shuyu
    Huang, Letian
    Li, Song
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 209 - 210
  • [47] A Learning-Based Autoregressive Model for Fast Transient Thermal Analysis of Chip-Multiprocessors
    Juan, Da-Cheng
    Zhou, Huapeng
    Marculescu, Diana
    Li, Xin
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 597 - 602
  • [48] A Heterogeneous Memory Organization with Minimum Energy Consumption in 3D Chip-Multiprocessors
    Asad, Arghavan
    Onsori, Salman
    Raahemifar, Kaamran
    Fathy, Mahmood
    Jahed-Motlagh, Mohammad Reza
    2016 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2016,
  • [49] DIRECTORY-BASED CACHE COHERENCE PROTOCOL FOR POWER-AWARE CHIP-MULTIPROCESSORS
    Ahmed, Rana E.
    Dhodhi, Muhammad K.
    2011 24TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2011, : 1036 - 1039
  • [50] Characterizing the L1 Data Cache's Vulnerability to Transient Errors in Chip-Multiprocessors
    Tang, Li
    Wang, Shuai
    Hu, Jie
    Hu, Xiaobo Sharon
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 266 - 271