A wiring implementation technology to reduce the inductance of the power module

被引:0
|
作者
Nakatsu, Kinya [1 ,2 ]
Miyazaki, Hideki [3 ]
Saito, Ryuichi [3 ]
Ohnuki, Jin [2 ]
机构
[1] Hitachi Research Labs., Hitachi, Ltd., 7-1-1, Omika-cho, Hitachi-shi, Ibaraki,319-1292, Japan
[2] Materials Science and Engineering, Ibaraki University, 4-12-1, Nakanarusawa-cho, Hitachi-shi, Ibaraki,316-8511, Japan
[3] Power Train Division, Hitachi Automotive Systems, Ltd., 2520, Takaba, Hitachinaka-shi, Ibaraki,312-8503, Japan
关键词
Electric inverters - Electric power systems - Eddy currents - Magnetic flux;
D O I
10.5104/jiep.18.270
中图分类号
学科分类号
摘要
Recent advances in downsizing inverters have made it necessary to reduce the surge voltage which can cause trouble in a high-speed power semiconductor that generates a square-wave electric current. Reduction of the wiring inductance between the capacitor and the power module was necessary to reduce the surge voltage. We developed a low-inductance layout technique where an eddy current flows through the cooling plate efficiently using a loop layout for the wiring of the power module. The magnetic flux of the eddy current reduces the wiring inductance by countering the magnetic flux of the wiring. We confirmed that approximately 0.11 times at 1 MHz of the square-wave electric current could reduce the wiring inductance of the trial manufacture power module.
引用
收藏
页码:270 / 278
相关论文
共 50 条
  • [21] A study on wiring pattern design for intelligent SiC power module with PEEC method
    Masuda, Eisuke
    Ibuchi, Takaaki
    Funaki, Tsuyoshi
    Otake, Hirotaka
    Miyazaki, Tatsuya
    Kanetake, Yasuo
    Nakamura, Takashi
    2017 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2017, : 213 - 215
  • [22] Characterization and Extraction of Power Loop Stray Inductance with SiC Half-Bridge Power Module
    Liu, Yong
    Zhao, Zhenyu
    Wang, Wensong
    Lai, Jih-Sheng
    IEEE Transactions on Electron Devices, 2020, 67 (10): : 4040 - 4045
  • [23] Characterization and Extraction of Power Loop Stray Inductance With SiC Half-Bridge Power Module
    Liu, Yong
    Zhao, Zhenyu
    Wang, Wensong
    Lai, Jih-Sheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (10) : 4040 - 4045
  • [24] ASYMMETRICAL PARASITIC INDUCTANCE USED TO REDUCE SWITCHING LOSSES IN POWER MODULES
    Frisch, Michael
    Ernoe, Temesi
    ELECTRONICS WORLD, 2013, 119 (1923): : 32 - 36
  • [25] Design and Implementation of a Power Management Module for a MUAV
    Torres-Ortega, H.
    Garcia-Torales, G.
    Estrada-Marmolejo, R.
    Flores, Jorge L.
    RELIABILITY OF PHOTOVOLTAIC CELLS, MODULES, COMPONENTS, AND SYSTEMS IV, 2011, 8112
  • [26] Implementation and design of power amplifier module with momentum
    Kang, Li
    Dai, Jianguang
    Journal of Chemical and Pharmaceutical Research, 2014, 6 (06) : 2105 - 2109
  • [27] Minimizing Power Module Size with Low Stray Inductance and High Heat Dissipation
    Wu, Chih-Chiang
    Ho, Cheng-Han
    Hsieh, Shih-Kai
    Lin, Li-Song
    Peng, Ming-Tsan
    2019 14TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT 2019), 2019, : 124 - 127
  • [28] Optimization of Parasitic Inductance for Si-SiC Hybrid Power Module Package
    Zhou, Yunyan
    Hu, Juan
    Bao, Jie
    Lu, Sha
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 114 - 118
  • [29] 750 A, 75 V MOSFET power module with sub-nH inductance
    Mourick, P
    Steger, J
    Tursky, W
    PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2002, : 109 - 112
  • [30] Switching Simulation of SiC High-Power Module with Low Parasitic Inductance
    Yamamoto, Takashi
    Hasegawa, Kohei
    Ishida, Masaaki
    Takao, Kazuto
    2014 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIROSHIMA 2014 - ECCE-ASIA), 2014, : 3707 - 3711