Fault-tolerant and Area-efficient EXOR Circuit Design using QCA Nanotechnology

被引:0
|
作者
Sharma, Vijay Kumar [1 ]
机构
[1] School of Electronics & Communication Engineering, Shri Mata Vaishno Devi University, Katra, India
关键词
Code converters - Electric network analysis - Gates (transistor) - Integrated circuit layout - Nanocrystals - Quantum efficiency - Radiation hardening - Structural dynamics;
D O I
10.25103/jestr.175.03
中图分类号
学科分类号
摘要
Quantum-dot cellular automata (QCA) nanotechnology offers efficient design of digital circuits. High-speed, low-energy consumption, low-area requirement are the significant features of QCA nanotechnology. An exclusive-OR (EXOR) gate has been applied to design various digital applications. Hence, an efficient EXOR gate design needs to be implemented. This research work proposes a translation-based three input EXOR gate in QCA nanotechnology. The proposed EXOR gate is extensively explored for fault analysis. The power dissipation analysis is also given for the proposed EXOR gate. The proposed EXOR gate has only 10 cells and two clock latencies. For the performance evaluation of the proposed EXOR gate, a comparative analysis is provided for different parameters. The proposed EXOR gate outperforms in comparison to the existing EXOR gates in QCA nanotechnology. It improves the cell area by 25% and the layout cost by 23.08% in comparison with the best-reported three input EXOR gate in the literature. The efficacy of the proposed three input EXOR gate for the digital circuit implementation is noted by designing a 1-bit full subtractor, a 4-bit parity checker, and a 4-bit binary to gray (B2G) code converter. © (2024), (International Hellenic University - School of Science). All rights reserved.
引用
收藏
页码:24 / 31
相关论文
共 50 条
  • [31] Design of Fault Tolerant Universal Logic in QCA
    Sen, Bibhash
    Mukherjee, Rijoy
    Nath, Rajdeep Kumar
    Sikdar, Biplab K.
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 166 - 170
  • [32] Efficient fault-tolerant quantum dialogue protocols using a quantum reordering circuit of EPR pairs
    Lin, Jason
    Chang, Chen-Yu
    PHYSICA SCRIPTA, 2023, 98 (09)
  • [33] Efficient Fault-Tolerant Group Recommendation Using α-β-core
    Ding, Danghao
    Li, Hui
    Huang, Zhipeng
    Mamoulis, Nikos
    CIKM'17: PROCEEDINGS OF THE 2017 ACM CONFERENCE ON INFORMATION AND KNOWLEDGE MANAGEMENT, 2017, : 2047 - 2050
  • [34] Design of Low Power Fault Tolerant Reversible Multiplexer Using QCA
    Maity, Moumita
    Ghosal, Prasun
    Das, Bishwarup
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 467 - 470
  • [35] Optimization of Energy and Area of a Randshift: Fault-Tolerant Technique using FPGA design flow
    Farman, S. K. Afifa
    Duggineni, Chaitanya
    Khasim, K. N., V
    Valiveti, Hima Bindu
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT 2021), 2021, : 404 - 409
  • [36] A Fault-tolerant Sequential Circuit Design for SAFs and PDFs Soft Errors
    Matrosova, A.
    Ostanin, S.
    Kirienko, I.
    Nikolaeva, E.
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 5 - 6
  • [37] A power efficient approach to fault-tolerant register file design
    Amiri-Kamalabad, Mojtaba
    Miremadi, Seyed Ghassem
    Fazeli, Mahdi
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 21 - 26
  • [38] FAULT-TOLERANT VLSI DESIGN
    SIEWIOREK, D
    RENNELS, D
    COMPUTER, 1980, 13 (12) : 51 - 53
  • [39] Fault-tolerant Image Filter Design using GA
    Bao, Zhiguo
    Wang, Fangfang
    Zhao, Xiaoming
    Watanabe, Takahiro
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 897 - 902
  • [40] Using composition to design secure, fault-tolerant systems
    Olawsky, D
    Payne, C
    Sundquist, T
    Apostal, D
    Fine, T
    THIRD IEEE INTERNATIONAL HIGH-ASSURANCE SYSTEMS ENGINEERING SYMPOSIUM, PROCEEDINGS, 1998, : 29 - 32